Claims
- 1. A complementary metal oxide semiconductor (CMOS) device comprising:a plurality of patterned gate stack regions formed on a surface of semiconductor substrate, wherein said plurality of patterned gate stack regions each includes an L-shaped nitride spacer formed on exposed vertical sidewalk thereof, said L-shaped nitride spacer having a vertical element and a horizontal said horizontal element is formed on a portion of said substrate that abuts the pattered gate stack region, said plurality of patterned gate stacks not containing a second spacer thereon; and suicide contacts formed on other portions of said semiconductor substrate between adjacent patterned gate stack regions not containing said horizontal element of said L-shaped nitride spacer, wherein said silicide contacts are self-aligned to deep junction edges formed in said semiconductor substrate, and said deep junction edges are self-aligned to an edge of said horizontal portion of said L-shaped nitride spacer.
- 2. The CMOS device of claim 1 wherein said semiconductor substrate is comprised of Si, Ge, SiGe, GaAs, InAs, InP, Si/Si, Si/SiGe, or silicon-on-insulators.
- 3. The CMOS device of claim 2 wherein said semiconductor substrate is comprised of Si or a silicon-on-insulator.
- 4. The CMOS device of claim 1 wherein each of said patterned gate stack regions includes at least a gate dielectric and a gate material.
- 5. The CMOS device of claim 4 wherein said gate dielectric is comprised of an oxide, a nitride, an oxynitride, or combinations and multilayers thereof.
- 6. The CMOS device of claim 5 wherein said gate dielectric is an oxide selected from the group consisting of SiO2, ZrO2, Ta2O5, HfO2 and Al2O3.
- 7. The CMOS device of claim 4 wherein said gate material is comprised of polysilicon, amorphous silicon, elemental metals that are conductive, alloys of elemental metals that are conductive, silicides or nitrides of elemental metals that are conductive or any combination thereof.
- 8. The CMOS device of claim 7 wherein said gate material is comprised of polysilicon or amorphous silicon.
- 9. The CMOS device of claim 1 wherein said L-shaped nitride spacer is comprised of Si3N4.
- 10. The CMOS device of claim 1 wherein said semiconductor substrate further includes deep source/drain regions, source/drain extension regions and halo implant regions formed therein.
- 11. The CMOS device of claim 1 wherein said silicide contacts are formed atop an epi Si layer which is present on said semiconductor substrate.
RELATED APPLICATIONS
This application is related to co-assigned U.S. application Ser. No. 09/736,877, filed Dec. 14, 2000, by K. Lee, et al., the entire content of which is incorporated herein by reference.
US Referenced Citations (3)
Number |
Name |
Date |
Kind |
5716862 |
Ahmad et al. |
Feb 1998 |
A |
6025267 |
Pey et al. |
Feb 2000 |
A |
6165826 |
Chau et al. |
Dec 2000 |
A |