1. Field of the Invention
The invention relates to the process of fabricating semiconductor chips. More specifically, the invention relates to a method and an apparatus that extends phase shifters to alleviate line end shortening and provide better gate critical dimension control during an optical lithography process for manufacturing an integrated circuit.
2. Related Art
Recent advances in integrated circuit technology have largely been accomplished by decreasing the feature size of circuit elements on a semiconductor chip. As the feature size of these circuit elements continues to decrease, circuit designers are forced to deal with problems that arise as a consequence of the optical lithography process that is typically used to manufacture integrated circuits. This optical lithography process generally begins with the formation of a photoresist layer on the surface of a semiconductor wafer. A mask composed of opaque regions, which are generally formed of chrome, and light-transmissive clear regions (chromeless), which are generally formed of quartz, is then positioned over this photoresist coated wafer. (Note that the term “mask” as used in this specification is meant to include the term “retical.”) Light is then shone on the mask from a visible light source or an ultraviolet light source.
This light is generally reduced and focused through an optical system that contains a number of lenses, filters and mirrors. The light passes through the clear regions of the mask and exposes the underlying photoresist layer. At the same time, the light is blocked by opaque regions of mask, leaving underlying portions of the photoresist layer unexposed.
The exposed photoresist layer is then developed, typically through chemical removal of the exposed/non-exposed regions of the photoresist layer. The end result is a semiconductor wafer with a photoresist layer having a desired pattern. This pattern can then be used for etching underlying regions of the wafer.
One problem that arises during the optical lithography process is “line end shortening” and “pullback” caused by optical effects. For example, the upper portion of
Note that because of optical effects and resist pullback there is a significant amount of line end shortening. This line end shortening is due to optical effects that cause the light to expose more of the resist under a line end than under other portions of the line.
Note that polysilicon line 102 has been narrowed using optical phase shifting in order to improve the performance of the transistor by reducing the resistance through the gate region. Phase shifters are often incorporated into a mask in order to achieve line widths that are smaller than the wavelength of the light that is used to expose the photoresist layer through the mask. During phase shifting, the destructive interference caused by two adjacent clear areas on a mask is used to create an unexposed area on the photoresist layer. This is accomplished by exploiting the fact that light passing through a mask's clear regions exhibits a wave characteristic having a phase that is a function of the distance the light travels through the mask material. By placing two clear areas adjacent to each other on the mask, one of thickness t1 and the other of thickness t2, one can obtain a desired unexposed area on the underlying photoresist layer caused by interference. By varying the thickness t1 and t2 appropriately, the light exiting the material of thickness t2 is 180 degrees out of phase with the light exiting the material of thickness t1. Phase shifting is described in more detail in U.S. Pat. No. 5,858,580, entitled “Phase Shifting Circuit Manufacture Method and Apparatus,” by inventors Yao-Ting Wang and Yagyensh C. Pati, filed Sep. 17, 1997 and issued Jan. 12, 1999, which is hereby incorporated by reference.
In order to compensate for line end shortening, designers often add optical proximity correction (OPC) features, such as “hammer heads,” onto line ends. For example, in
This bridging problem can be alleviated by introducing a separation between hammerhead 215 and polysilicon line 202. However, introducing such a separation increases the size of the circuit element, which means that fewer circuit elements can be integrated into a semiconductor chip.
What is needed is a method and an apparatus for mitigating the line end shortening problem in transistor endcaps, while reducing the impact of OPC features, such as hammerheads.
One embodiment of the invention provides a system and a method for reducing line end shortening and improved gate critical dimension control during an optical lithography process for manufacturing an integrated circuit. The system operates by receiving a specification of the integrated circuit, wherein the specification defines transistors that include gates. Next, the system identifies a gate within the specification, wherein the gate includes an endcap that is susceptible to line end shortening during the optical lithography process. The system then extends a phase shifter used to form the gate, so that the phase shifter defines at least a portion of the endcap and thereby reduces line end shortening of the endcap due to optical effects.
In one embodiment of the invention, extending the phase shifter involves extending the phase shifter past the endcap.
In one embodiment of the invention, extending the phase shifter involves extending the phase shifter so that it covers at least part of the endcap, but does not extend past the endcap. In a variation on this embodiment, the phase shifter extends past the endcap.
In one embodiment of the invention, the system automatically checks design rules that specify a minimum distance between the phase shifter and other structures within the integrated circuit.
In one embodiment of the invention, the system additionally marks the endcap to prevent subsequent optical proximity correction (OPC) of the endcap. In a variation on this embodiment, the system subsequently applies OPC to the layout, without applying OPC to endcaps that have been marked.
In one embodiment of the invention, if the endcap has been modified through optical proximity correction (OPC), the system replaces the modified endcap with an (ideal) unmodified endcap.
In one embodiment of the invention, if the endcap is not straight, the system replaces the endcap with a straight endcap.
Extended Phase Shifter
This alleviates the optical line end shortening problem for endcap 216 because the destructive interference of the phase shifter lessens the incidental exposure problem that causes the line end shortening around endcap 216.
Note that the phase shifter may extend past endcap 216 if the phase shifter does not interfere with other features in the circuit. Otherwise, the phase shifter may extend to cover at least part of endcap 216, but not past endcap 216, so that the phase shifter defines at least a portion of the boundary of endcap 216.
Note that by extending the phase shifter in this way, OPC features such as hammerhead 215 are no longer required. Hence, the potential design rule violations caused by these OPC features can be avoided.
Endcap Replacement
When an extended phase shifter is used to form the endcaps in polysilicon lines 304-307, the OPC features and non-straight endcaps become unnecessary. Consequently, these endcaps are replaced by unmodified straight endcaps as is illustrated by the dotted lines in FIG. 3.
Wafer Fabrication Process
The system then bakes the wafer again (step 414) before developing the photoresist layer (step 416). Next, either a chemical etching or ion implantation step takes place (step 418) before the photoresist layer is removed (step 420). Finally, a new layer of material can be added and the process can be repeated for the new layer (step 422).
Process of Extending a Phase Shifter
For these identified gates, the system extends phase shifters beyond the active region, for example in
Next, the system checks design rules to ensure that there exists a pre-specified minimum distance between the extended shifter and other polysilicon features in the circuit (step 508). If a design rule violation is detected, an error can be generated, and corrective action can be taken by either modifying the polysilicon feature or by modifying the extended shifter.
The system also marks the identified endcaps to ensure that the endcaps are not modified during a subsequent OPC process (step 510).
Additionally, if an identified endcap has been modified to include an OPC feature or if the endcap is not straight, the endcap can be replaced with a unmodified straight endcap as is illustrated in
Finally, an additional OPC process can be applied to unmarked features within the specification of the circuit (step 514).
The preceding description is presented to enable any person skilled in the art to make and use the invention, and is provided in the context of a particular application and its requirements. Various modifications to the disclosed embodiments will be readily apparent to those skilled in the art, and the general principles defined herein may be applied to other embodiments and applications without departing from the spirit and scope of the invention. Thus, the invention is not intended to be limited to the embodiments shown, but is to be accorded the widest scope consistent with the principles and features disclosed herein.
The data structures and code described in this detailed description are typically stored on a computer readable storage medium, which may be any device or medium that can store code and/or data for use by a computer system. This includes, but is not limited to, magnetic and optical storage devices such as disk drives, magnetic tape, CDs (compact discs) and DVDs (digital versatile discs or digital video discs), and computer instruction signals embodied in a transmission medium (with or without a carrier wave upon which the signals are modulated). For example, the transmission medium may include a communications network, such as the Internet.
The foregoing descriptions of embodiments of the invention have been presented for purposes of illustration and description only. They are not intended to be exhaustive or to limit the invention to the forms disclosed. Accordingly, many modifications and variations will be apparent to practitioners skilled in the art. Additionally, the above disclosure is not intended to limit the invention. The scope of the invention is defined by the appended claims.
This application is a continuation of, and hereby claims priority under 35 U.S.C.§ 120 to, U.S. patent application Ser. No. 09/872,620, filed 31 May 2001 now U.S. Pat. No. 6,553,560, entitled “Alleviating Line End Shortening in Transistor Endcaps by Extending Phase Shifters” by inventors Melody W. Ma and Hua-Yu Liu, which claims priority to U.S. Provisional Patent Application No. 60/281,325 filed on 3 Apr. 2001, entitled “Using Double Exposure Effects During Phase Shifting To Control Line End Shortening” by inventors Michael E. Kling and Hua-Yu Liu.
Number | Name | Date | Kind |
---|---|---|---|
4456371 | Lin | Jun 1984 | A |
5302477 | Dao et al. | Apr 1994 | A |
5308741 | Kemp | May 1994 | A |
5316878 | Saito et al. | May 1994 | A |
5324600 | Jinbo et al. | Jun 1994 | A |
5328807 | Tanaka et al. | Jul 1994 | A |
5352550 | Okamoto | Oct 1994 | A |
5364716 | Nakagawa et al. | Nov 1994 | A |
5424154 | Borodovsky | Jun 1995 | A |
5472814 | Lin | Dec 1995 | A |
5498579 | Borodovsky et al. | Mar 1996 | A |
5503951 | Flanders et al. | Apr 1996 | A |
5523186 | Lin et al. | Jun 1996 | A |
5527645 | Pati et al. | Jun 1996 | A |
5532090 | Borodovsky | Jul 1996 | A |
5537648 | Liebmann et al. | Jul 1996 | A |
5538815 | Oi et al. | Jul 1996 | A |
5565286 | Lin | Oct 1996 | A |
5573890 | Spence | Nov 1996 | A |
5595843 | Dao | Jan 1997 | A |
5620816 | Dao | Apr 1997 | A |
5635316 | Dao | Jun 1997 | A |
5636131 | Liebmann et al. | Jun 1997 | A |
5702848 | Spence | Dec 1997 | A |
5725969 | Lee | Mar 1998 | A |
5761075 | Oi et al. | Jun 1998 | A |
5766804 | Spence | Jun 1998 | A |
5766806 | Spence | Jun 1998 | A |
5807649 | Liebmann et al. | Sep 1998 | A |
5827623 | Ishida et al. | Oct 1998 | A |
5858580 | Wang et al. | Jan 1999 | A |
5885734 | Pierrat et al. | Mar 1999 | A |
5923562 | Liebmann et al. | Jul 1999 | A |
5923566 | Galan et al. | Jul 1999 | A |
5994002 | Matsuoka | Nov 1999 | A |
5998068 | Matsuoka | Dec 1999 | A |
6004702 | Lin | Dec 1999 | A |
6010807 | Lin | Jan 2000 | A |
6057063 | Liebmann et al. | May 2000 | A |
6066180 | Kim et al. | May 2000 | A |
6083275 | Heng et al. | Jul 2000 | A |
6130012 | May et al. | Oct 2000 | A |
6139994 | Broeke et al. | Oct 2000 | A |
6185727 | Liebmann | Feb 2001 | B1 |
6189136 | Bothra | Feb 2001 | B1 |
6228539 | Wang et al. | May 2001 | B1 |
6251549 | Levenson | Jun 2001 | B1 |
6258493 | Wang et al. | Jul 2001 | B1 |
6335128 | Cobb et al. | Jan 2002 | B1 |
6338922 | Liebmann et al. | Jan 2002 | B1 |
6420074 | Wang et al. | Jul 2002 | B2 |
6436590 | Wang et al. | Aug 2002 | B2 |
6470489 | Chang et al. | Oct 2002 | B1 |
6524752 | Pierrat | Feb 2003 | B1 |
20010000240 | Wang et al. | Apr 2001 | A1 |
20010028985 | Wang et al. | Oct 2001 | A1 |
20020083410 | Wu et al. | Jun 2002 | A1 |
20020127479 | Pierrat | Sep 2002 | A1 |
20020129327 | Pierrat et al. | Sep 2002 | A1 |
20020136964 | Pierrat | Sep 2002 | A1 |
20020142231 | Kling et al. | Oct 2002 | A1 |
20020142232 | Kling et al. | Oct 2002 | A1 |
20020144232 | Ma et al. | Oct 2002 | A1 |
20020152454 | Cote et al. | Oct 2002 | A1 |
20020155363 | Cote et al. | Oct 2002 | A1 |
Number | Date | Country |
---|---|---|
195 45 163 | Jun 1996 | DE |
0 653 679 | May 1995 | EP |
0 698 821 | Feb 1996 | EP |
2333613 | Jul 1999 | GB |
62067547 | Mar 1987 | JP |
2-140743 | May 1990 | JP |
1.283.925 | Feb 1991 | JP |
6-67403 | Mar 1994 | JP |
8.051.068 | Feb 1996 | JP |
8-236317 | Sep 1996 | JP |
2.638561 | Apr 1997 | JP |
2.650.962 | May 1997 | JP |
10-133356 | May 1998 | JP |
11-143085 | May 1999 | JP |
WO 9812605 | Mar 1998 | WO |
WO 0123961 | Apr 2001 | WO |
WO 0203140 | Jan 2002 | WO |
WO 02073312 | Sep 2002 | WO |
Number | Date | Country | |
---|---|---|---|
20030066038 A1 | Apr 2003 | US |
Number | Date | Country | |
---|---|---|---|
60281325 | Apr 2001 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 09872620 | May 2001 | US |
Child | 10313325 | US |