Claims
- 1. A method for production of an integrated semiconductor device comprising the steps of:
- (a) forming a surface portion of a first conductivity type in a semiconductor substrate, wherein the surface portion borders a surface of the semiconductor substrate;
- (b) forming an insulating layer on the semiconductor substrate, with a window exposing the surface portion;
- (c) forming a semiconductor layer of the first conductivity type selectively on the surface portion within the window;
- (d) forming an insulating gate film on a surface of the semiconductor layer within the window of the insulating layer;
- (e) subsequently to said step (d), forming a buried semiconductor layer of the first conductivity type with an upper surface and a lower surface, wherein the upper surface is in the semiconductor layer;
- (f) forming an insulated gate electrode on the insulating gate film across the window; and
- (g) forming a first region of the first conductivity type and a pair of second regions of a second conductivity type opposite to the first conductivity type bordering the surface of the semiconductor layer, wherein the first region of the first conductivity type is between the pair of second regions of the second conductivity type.
- 2. The method for production of an integrated semiconductor device according to claim 1, wherein the semiconductor layer is grown by selective epitaxy.
- 3. A method for production of an integrated semiconductor device, comprising the steps of:
- (a) forming a surface portion of a first conductivity type in a semiconductor substrate, wherein the surface portion borders a surface of the semiconductor substrate;
- (b) forming an insulating layer on the semiconductor substrate, with a window exposing the surface portion;
- (c) forming a semiconductor layer of the first conductivity type selectively on the surface portion within the window;
- (d) forming a buried semiconductor layer of the first conductivity type with an upper surface and a lower surface, wherein the upper surface is in the semiconductor layer;
- (e) forming an insulating gate film on a surface of the semiconductor layer, within the window of the insulating layer; and
- (f) forming an insulated gate electrode on the insulating gate film across the window;
- (g) forming a first region of the first conductivity type and a pair of second regions of a second conductivity type opposite to the first conductivity type bordering a surface of the semiconductor layer, wherein the first region of the first conductivity type is between the pair of second regions of the second conductivity type;
- (h) forming a spin-on-glass (SOG) film having a flat surface on entire surfaces of the semiconductor layer and the insulating layer; and
- (i) etching back a surface of the SOG film uniformly until the surface of the semiconductor layer is exposed, wherein the integrated semiconductor device has a flat surface at a boundary between the semiconductor layer and the insulating layer.
- 4. The method for production of an integrated semiconductor device according to claim 3, wherein the spin-on-glass (SOG) film is replaced by a double insulating layer of a vapor-phase grown phosphorous silicate glass (PSG) layer and an SOG film.
- 5. A method for production of an integrated semiconductor device, comprising the steps of:
- (a) forming a surface portion of a first conductivity type in a semiconductor substrate, wherein the surface portion borders a surface of the semiconductor substrate;
- (b) forming an insulating layer on the semiconductor substrate, with a window exposing the surface portion;
- (c) forming a semiconductor layer of the first conductivity type selectively on the surface portion within the window;
- (d) forming a buried semiconductor layer of the first conductivity type with an upper surface and a lower surface, wherein the upper surface is in the semiconductor layer;
- (e) forming an insulating gate film on a surface of the semiconductor layer, within the window of the insulating layer; and
- (f) forming an insulated gate electrode on the insulating gate film across the window;
- (g) forming a first region of the first conductivity type and a pair of second regions of a second conductivity type opposite to the first conductivity type bordering a surface of the semiconductor layer, wherein the first region of the first conductivity type is between the pair of second regions of the second conductivity type;
- (h) forming a spin-on-glass (SOG) film having a flat surface on entire surfaces of the semiconductor layer and the insulating layer;
- (i) etching back a surface of the SOG film uniformly until the surface of the semiconductor layer is exposed, wherein the integrated semiconductor device has a flat surface at a boundary between the semiconductor layer and the insulating layer; and
- (j) etching back the surface of the insulating layer, as well as the SOG film, uniformly until the surface of the semiconductor layer is exposed, when a surface plane of the semiconductor layer is recessed from a surface plane of the insulating layer prior to the etching back of the insulating layer and the SOG film.
Priority Claims (1)
Number |
Date |
Country |
Kind |
4-000548 |
Jan 1992 |
JPX |
|
Parent Case Info
This application is a division of application Ser. No. 08/000,699, filed Jan. 5, 1993, now U.S. Pat. No. 5,362,981.
US Referenced Citations (10)
Foreign Referenced Citations (1)
Number |
Date |
Country |
57-56961 |
Apr 1982 |
JPX |
Non-Patent Literature Citations (2)
Entry |
Tech. Digest Paper of IEEE IEDM, (1990), M. Aoki et al., pp. 939-941. |
Spring Meeting of Japan Society of Applied Physics, 1991 E. Takeda et al., 28P-T-2. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
000699 |
Jan 1993 |
|