Claims
- 1. A one time, voltage programmable logic element in a semiconductor substrate of first conductivity type comprising:
a first layer beneath a surface of the substrate, the first layer having a second conductivity type; and a trench formed through the surface and passing through the first layer, the trench comprising:
an interior surface; a dielectric material lining the interior surface of the trench; and a conductive material filling the lined trench; wherein the logic element is configured so that a predetermined voltage or higher applied between the conductive material and the first layer causes a breakdown within a region of the trench.
- 2. The logic element of claim 1 wherein the first conductivity type is p-type and wherein the second conductivity type is n-type.
- 3. The logic element of claim 1 wherein the dielectric material comprises a dielectric material selected from the group consisting of ONO and NO.
- 4. The logic element of claim 1 wherein the dielectric material comprises an NO stack having an overall thickness between about 30 to 80 angstroms.
- 5. The logic element of claim 1 wherein the conductive material comprises polysilicon.
- 6. The logic element of claim 5 wherein the conductive material comprises n-type polysilicon.
- 7. The logic element of claim 1 further comprising a surface contact structure within the substrate coupled to the conductive material within the trench so as to provide electrical contact thereto.
- 8. The logic element of claim 7 further comprising a metal contact coupled to both the surface contact structure and the conductive material.
- 9. The logic element of claim 1 further comprising a metal contact directly coupled to the conductive material within the trench.
- 10. The logic element of claim 1 further comprising a second layer beneath the surface of the substrate, coupled to the first layer and surrounding the trench, the second layer having the second conductivity type.
- 11. A method of forming a one time, voltage programmable logic element in a semiconductor substrate of first conductivity type comprising:
forming a first layer beneath the surface of the substrate, the first layer having a second conductivity type; forming a trench through the surface and passing through the first layer, the trench having an interior surface; lining the interior surface of the trench with a dielectric material; and filling the lined trench with a conductive material; wherein the logic element is configured so that a predetermined voltage or higher applied between the conductive material and the first layer causes a breakdown within a region of the trench.
- 12. The method of claim 11 wherein forming a first layer beneath the surface of the substrate comprises forming a first n-type conductivity layer beneath the surface of the substrate.
- 13. The method of claim 11 wherein lining the interior surface of the trench with a dielectric material comprises lining the interior surface of the trench with a dielectric material selected from the group consisting of ONO and NO.
- 14. The method of claim 11 wherein filling the lined trench with a conductive material comprises filling the lined trench with polysilicon.
- 15. The method of claim 11 further comprising forming a surface contact structure within the substrate and coupled to the conductive material within the trench so as to provide electrical contact thereto.
- 16. The method of claim 15 further comprising forming a metal contact coupled to both the surface contact structure and the conductive material.
- 17. The method of claim 11 further comprising forming a metal contact directly coupled to the conductive material within the trench.
- 18. The method of claim 11 further comprising forming a second layer beneath the surface of the substrate, coupled to the first layer and surrounding the trench, the second layer having the second conductivity type.
- 19. A one time, voltage programmable logic element in a semiconductor substrate of first conductivity type comprising:
a first layer formed in a surface of the substrate, the first layer having a second conductivity type; and a trench formed through the surface and passing through the first layer, the trench comprising:
an interior surface; a first dielectric material lining the interior surface of the trench; and a second dielectric material filling the lined trench; a dielectric layer formed over a portion of the first layer and contacting the first dielectric material lining the trench at a merge location; and an electrode extending over a portion of both the dielectric layer and the filled trench; wherein the logic element is configured so that a predetermined voltage or higher applied between the electrode and the first layer causes a breakdown near the merge location.
- 20. The logic element of claim 19 wherein the first conductivity type is p-type and wherein the second conductivity type is n-type.
- 21. The logic element of claim 19 wherein the first layer comprises a well diffusion region.
- 22. The logic element of claim 19 wherein the trench comprises a stacked trench isolation trench.
- 23. The logic element of claim 19 wherein the first dielectric material comprises a dielectric material selected from the group consisting of ONO and NO.
- 24. The logic element of claim 19 wherein the second dielectric material comprises an oxide.
- 25. The logic element of claim 19 wherein the dielectric layer comprises a dielectric layer selected from the group consisting of an oxide, a nitride and an oxide/nitride stack.
- 26. The logic element of claim 19 wherein the electrode comprises a polysilicon gate.
- 27. A MOSFET structure comprising:
the logic element of claim 19; a source diffusion region of the first conductivity type formed within the first layer; and a drain diffusion region of the first conductivity type formed within the first layer.
- 28. A structure comprising:
the logic element of claim 19; a first diffusion region of the second conductivity type formed within the first layer on a first side of the electrode; and a second diffusion region of the second conductivity type formed within the first layer on a second side of the electrode.
- 29. The structure of claim 28 further comprising:
a third diffusion region of the second conductivity type formed within the first layer that connects the first and second diffusion regions.
- 30. A method of forming a one time, voltage programmable logic element in a semiconductor substrate of first conductivity type comprising:
forming a first layer in a surface of the substrate, the first layer having a second conductivity type; forming a trench through the surface and passing through the first layer, the trench having an interior surface; lining the interior surface of the trench with a first dielectric material; filling the lined trench with a second dielectric material; forming a dielectric layer over a portion of the first layer so that the dielectric layer contacts the first dielectric material lining the trench at a merge location; and forming an electrode extending over a portion of both the dielectric layer and the filled trench; wherein the logic element is configured so that a predetermined voltage or higher applied between the electrode and the first layer causes a breakdown near the merge location.
- 31. The method of claim 30 wherein forming a trench through the surface and passing through the first layer comprises forming a stacked trench isolation trench.
- 32. The method of claim 30 further comprising:
forming a first diffusion region of the second conductivity type within the first layer on a first side of the electrode; and forming a second diffusion region of the second conductivity type within the first layer on a second side of the electrode.
- 33. The method of claim 32 further comprising:
forming a third diffusion region of the second conductivity type within the first layer so as to connect the first and second diffusion regions.
CROSS-REFERENCE TO RELATED APPLICATIONS
[0001] The present application is related to commonly assigned U.S. patent application Ser. No. ______, filed on even date herewith (IBM Docket No. BU9-99-038 titled “Methods and Apparatus for Blowing and Sensing Antifuses”) which is hereby incorporated by reference herein in its entirety.
Divisions (1)
|
Number |
Date |
Country |
Parent |
09466495 |
Dec 1999 |
US |
Child |
10095889 |
Mar 2002 |
US |