Claims
- 1. A computer having an input device, an output device, a storage device, a memory device and a processor connected to said input device, said output device, said storage device and said memory device comprising:
a memory device having a memory array having memory cells and having a circuit connected to said processor comprising:
a plurality of complementary pairs of digit lines; a row line coupled to said plurality of complementary pairs of digit lines; a plurality of memory cells, at least one of said plurality of memory cells being connected to at least one of said plurality of complementary pairs of digit lines; and a plurality of current-limiting circuits, at least one of said plurality of current-limiting circuits being connected to said at least one of said plurality of memory cells and said at least one of said plurality of complementary pairs of digit lines for utilizing current feedback for limiting a current flow through said plurality of complementary pairs of digit lines during shorting of said at least one of said plurality of complementary pairs of digit lines, each of said plurality of current-limiting circuits comprising a long length, depletion mode transistor having its gate connected to said plurality of complementary pairs of digit lines.
- 2. A computer having an input device, an output device, a storage device, a memory device and a processor connected to said input device, said output device, storage device, and said memory device comprising:
a random access memory device having a memory array having memory cells and having a memory circuit connected to said processor comprising:
a plurality of complementary pairs of digit lines; a row line coupled to said plurality of complementary pairs of digit lines; a plurality of memory cells, at least one of said plurality of memory cells being connected to at least one of said plurality of complementary pairs of digit lines; and a plurality of current-limiting circuits, at least one of said plurality of current-limiting circuits connected to said at least one of said plurality of memory cells and said at least one of said plurality of complementary pairs of digit lines for utilizing current feedback for limiting a current flow through said plurality of complementary pairs of digit lines during shorting of said at least one of said plurality of complementary pairs of digit lines, each of said plurality of current-limiting circuits further comprising:
a switching transistor connected to said plurality of complementary pairs of digit lines and having a gate node connected to a negative voltage supply; and a long length, depletion mode transistor connected to said switching transistor, said depletion mode transistor having a gate node connected to said plurality of complementary pairs of digit lines providing feedback for controlling and limiting a bleed current during shorting of one of said plurality of complementary pairs of digit lines.
- 3. A computer having an input device, an output device, a storage device, a memory device and a processor connected to said input device, said output device, said storage device, and said memory device comprising:
a dynamic random access memory having a memory array having memory cells and having a memory circuit connected to said processor comprising:
a plurality of complementary pairs of digit lines; a row line coupled to said plurality of complementary pairs of digit lines; a plurality of memory cells, at least one of said plurality of memory cells connected to at least one of said plurality of complementary pairs of digit lines; a plurality of current-limiting circuits, at least one of said plurality of current-limiting circuits connected to said at least one of said plurality of memory cells and said at least one of said plurality of complementary pairs of digit lines for utilizing current feedback for limiting a current flow through said plurality of complementary pairs of digit lines during shorting of said at least one of said plurality of complementary pairs of digit lines; and an equilibrate line connected to selected ones of said plurality of memory cells in a common row.
- 4. A computer having an input device, an output device, a storage device, a memory device and a processor connected to said input device, said output device, said storage device, and said memory device comprising:
a dynamic access memory device having a memory array having memory cells and having a memory circuit connected to said processor comprising:
a plurality of complementary pairs of digit lines; a row line coupled to said plurality of complementary pairs of digit lines; a plurality of memory cells, at least one of said plurality of memory cells connected to at least one of said plurality of complementary pairs of digit lines; and a plurality of current-limiting circuits, at least one of said plurality of current-limiting circuits connected to said at least one of said plurality of memory cells and said at least one of said plurality of complementary pairs of digit lines for utilizing current feedback for limiting a current flow through said plurality of complementary pairs of digit lines during shorting of said at least one of said plurality of complementary pairs of digit lines to another line, each of said plurality of current-limiting circuits comprising a long length, depletion mode transistor having its gate connected to said plurality of complementary pairs of digit lines.
- 5. A computer having an input device, an output device, a storage device, a memory device and a processor connected to said input device, said output device, said storage device and said memory device comprising:
a dynamic access memory having a memory array having memory cells and having a memory circuit connected to said processor comprising:
a plurality of complementary pairs of digit lines; a row line connected to said plurality of complementary pairs of digit lines; a plurality of memory cells, at least one of said plurality of memory cells connected to at least one of said plurality of complementary pairs of digit lines; and a plurality of current-limiting circuits, at least one of said plurality of current-limiting circuits being connected to said at least one of said plurality of memory cells and said at least one of said plurality of complementary pairs of digit lines for utilizing current feedback for limiting a current flow through said plurality of complementary pairs of digit lines during shorting of said at least one of said plurality of complementary pairs of digit lines with another line, each of said plurality of current-limiting circuits further comprising:
a switching transistor connected to said plurality of complementary pairs of digit lines, said switching transistor having a gate node connected to a negative voltage supply; and a long length, depletion mode transistor connected to said switching transistor, said depletion mode transistor having a gate node connected to said plurality of complementary pairs of digit lines for providing feedback for controlling and limiting a bleed current during shorting of said plurality of complementary pairs of digit lines with said row line.
- 6. A computer having an input device, an output device, a storage device, a memory device and a processor connected to said input device, said output device, said storage device, said memory device comprising:
a random access memory having a memory array having memory cells and having a memory circuit connected to said processor comprising:
a plurality of complementary pairs of digit lines; a row line connected to said plurality of complementary pairs of digit lines; a plurality of memory cells, at least one of said plurality of memory cells connected to at least one of said plurality of complementary pairs of digit lines; a plurality of current-limiting circuits, at least one of said plurality of current-limiting circuits connected to said at least one of said plurality of memory cells and said at least one of said plurality of complementary pairs of digit lines for utilizing current feedback for limiting a flow of current through said plurality of complementary pairs of digit lines during shorting of said at least one of said plurality of complementary pairs of digit lines with another line; and an equilibrate line connected to selected ones of said plurality of memory cells in a common row.
CROSS-REFERENCE TO RELATED APPLICATIONS
[0001] This application is a continuation of application Ser. No. 10/206,174, filed Jul. 25, 2002, pending, which is a continuation of application Ser. No. 09/834,298, filed Apr. 12, 2001, now U.S. Pat. No. 6,442,101, issued Aug. 27, 2002, which is a continuation of application Ser. No. 09/521,756, filed Mar. 9, 2000, now U.S. Pat. No. 6,226,221, issued May 1, 2001, which is a divisional of application Ser. No. 09/137,779, filed Aug. 20, 1998, now U.S. Pat. No.6,078,538, issued Jun.20, 2000.
Divisions (1)
|
Number |
Date |
Country |
Parent |
09137779 |
Aug 1998 |
US |
Child |
09521756 |
Mar 2000 |
US |
Continuations (3)
|
Number |
Date |
Country |
Parent |
10206174 |
Jul 2002 |
US |
Child |
10639122 |
Aug 2003 |
US |
Parent |
09834298 |
Apr 2001 |
US |
Child |
10206174 |
Jul 2002 |
US |
Parent |
09521756 |
Mar 2000 |
US |
Child |
09834298 |
Apr 2001 |
US |