Apparatuses and methods including memory and operation of same

Abstract
Disclosed herein is a memory cell. The memory cell may act both as a combined selector device and memory element. The memory cell may be programmed by applying write pulses having different polarities. Different polarities of the write pulses may program different logic states into the memory cell. The memory cell may be read by read pulses all having the same polarity. The logic state of the memory cell may be detected by observing different threshold voltages when the read pulses are applied. The different threshold voltages may be responsive to the different polarities of the write pulses.
Description
BACKGROUND

Traditional memory cells include a memory element, which is used to store a logic state, and a selector device. The memory element and selector device may be located at a cross-point of a first signal line (e.g., word line) and a second signal line (e.g., bit line) in a memory array having a cross-point architecture. The selector may be coupled to the word line and the memory element may be coupled to the bit line in some architectures. The selector device may reduce leakage currents and allow selection of a single memory element for reading data and/or writing data. However, the use of separate memory elements and selector devices increases the number of materials and/or layers that must be formed during fabrication of the memory device, thus increasing the complexity of the structure and fabrication process. Moreover, activating the selector device and writing or reading the memory element may require high voltage and/or long duration pulses to be provided, which may increase power consumption of the memory device.





BRIEF DESCRIPTION OF THE DRAWINGS


FIG. 1 is an illustration of a portion of a memory array according to an embodiment of the disclosure.



FIG. 2 is a voltage plot of threshold voltages according to an embodiment of the disclosure.



FIG. 3A is a voltage plot of threshold voltages and read pulse voltages according to an embodiment of the disclosure.



FIG. 3B is a voltage plot of threshold voltages and read pulse voltages according to an embodiment of the disclosure.



FIG. 3C is a voltage plot of threshold voltages and read pulse voltages according to an embodiment of the disclosure.



FIG. 4 is a voltage plot of write pulse voltages according to an embodiment of the disclosure.



FIG. 5 is a flow chart of a method according to an embodiment of the disclosure.



FIG. 6 is a flow chart of a method according to an embodiment of the disclosure.



FIG. 7 is a voltage plot of read pulse voltages according to an embodiment of the disclosure.



FIG. 8 is a flow chart of a method according to an embodiment of the disclosure.



FIG. 9 is an illustration of a portion of a phase change memory array.



FIG. 10 is a voltage plot of threshold voltages according to an embodiment of the disclosure.



FIG. 11 is a block diagram of a memory according an embodiment of the disclosure.



FIG. 12 is a schematic illustration of a portion of a memory array according to an embodiment of the disclosure.



FIG. 13 is a schematic illustration of a portion of a memory array according to an embodiment of the disclosure.





DETAILED DESCRIPTION

Certain details are set forth below to provide a sufficient understanding of embodiments of the invention. However, it will be clear to one skilled in the art that embodiments of the invention may be practiced without these particular details. Moreover, the particular embodiments of the present invention described herein are provided by way of example and should not be used to limit the scope of the invention to these particular embodiments. In other instances, well-known circuits, control signals, timing protocols, and software operations have not been shown in detail in order to avoid unnecessarily obscuring the invention.


A memory array may be implemented that utilizes a memory cell that exhibits certain threshold voltage properties. By exhibit certain threshold voltage properties, it is meant that the memory cell may have or may appear to have a particular threshold voltage. The memory cell may or may not experience a threshold event when exhibiting the certain threshold voltage properties. The threshold voltage exhibited by the memory cell may depend on the relative voltage polarities of read and write pulses applied across the cell. For example, the memory cell may exhibit a first threshold voltage when read if the memory cell was written to and then read with the same voltage polarity. The memory cell may exhibit a second threshold voltage when read if the memory cell was written to and then read with different (e.g., opposite) voltage polarities. The threshold voltage properties of the memory cell may allow the memory cell to act as a selector device and a memory element. The memory cell may include a single layer of material between electrodes in some embodiments. Such a memory cell structure may facilitate a simplified architecture for a cross-point memory array and/or other memory architectures. The simplified architecture may require fewer layers, which may reduce processing steps during manufacture.


A logic state may be written to the memory cell, which may correspond to one or more bits of data. The memory cell may be written to by applying voltages of different polarities. The memory cell may be read by applying voltages of a single polarity. The writing and reading protocols may take advantage of different threshold voltages of the memory cell that result from the different polarities. The memory cell may require short, relatively low power pulses to read and write. In some embodiments, the memory cell may include a chalcogenide material. However, the chalcogenide material may or may not undergo a phase change during reading and/or writing. In some embodiments, the chalcogenide material may not be a phase change material. The memory cell may have less thermal disturb compared to traditional phase change memory architectures.



FIG. 1 is an illustration of a portion of a memory array 100 according to an embodiment of the disclosure. The memory array 100 may include a first access line 105 and a second access line 125. For ease of reference, the first access line may be referred to as a word line (WL) and the second access line may be referred to as a bit line (BL) 125. As shown in FIG. 1, the WL 105 is perpendicular to the BL 125. As shown in FIG. 1, WL 105 extends parallel to the page and BL 125 extends into the page. A memory cell 115 may be located at an intersection of the WL 105 and the BL 125. The memory cell 115 may be coupled to WL 105 by a first electrode 110 and coupled to BL 125 by a second electrode 120. The memory cell 115 may include a layer of phase change material. In some embodiments, the chalcogenide may be phase chance material. In some embodiments, the memory cell 115 may include a ternary composition that may include selenium (Se), arsenic (As), and germanium (Ge). In some embodiments, the memory cell 115 may include a quaternary composition that may include silicon (Si), Se, As, and Ge. Other materials may also be used. The memory cell 115 may act as both a selector device and a memory element.


The memory cell 115 may be written to store one of at least two different logic states (e.g., ‘1,’ ‘0’) by a write operation. In some embodiments, the different logic states may be represented by different threshold voltages (VTH) of the memory cell 115. For example, a ‘1’ logic state may be represented by a first VTH and a ‘0’ logic state may be represented by a second VTH. The threshold voltage the memory cell 115 exhibits may be based on a polarity of a write pulse applied to the memory cell 115 during a write operation and a polarity of a read pulse applied to the memory cell 115 during a read operation. The write pulse and read pulse may be applied to the memory cell 115 using the first and second access lines 105 and 125.


The memory cell 115 may be configured as a two-terminal device between the BL 125 and WL 105 in some embodiments. A first logic state may be written to the memory cell 115 by applying a voltage (e.g., a write pulse) across the memory cell 115 in a first polarity. A second logic state may be written to the memory cell 115 by applying a voltage (e.g., a write pulse) across the memory cell 115 in a second polarity, which may be opposite to the first polarity. The memory cell 115 is read by applying a voltage (e.g., a read pulse) across the terminals. In some embodiments, the memory cell 115 is read by applying a voltage across the memory cell 115 in the first polarity. In other embodiments, the memory cell 115 is read by applying a voltage across the memory cell 115 in the second polarity. The memory cell 115 may always be read with the same polarity. When the memory cell 115 is read with a voltage in the same voltage polarity with which the memory cell 115 was written, the memory cell 115 may exhibit a first VTH. When the memory cell 115 is read with a voltage in the opposite voltage polarity with which the memory cell 115 was written, the memory cell may exhibit a second VTH. The different threshold voltages may be used to represent different logic states.


When the memory cell 115 is a two-terminal device, the relative values of the voltages between the terminals determines the magnitude and the polarity of the voltage applied across the memory cell 115. For example, providing a voltage of 3V to the BL 125 and 0V to WL 105 results in the same magnitude and polarity of voltage as providing a voltage of 6V at BL 125 and 3V at WL 105. Other non-negative (e.g., 0V or greater), negative, and/or positive voltages may be provided to the memory access lines in some embodiments. As used herein, forward polarity indicates that the BL 125 is set at a higher voltage than the WL 105 and reverse polarity indicates that the BL 125 is set at a lower voltage than the WL 105. However, the use of “forward” and “reverse” polarities is by way of example, and the embodiments of the invention are not limited to those of the particular polarity direction described herein.



FIG. 2 is a voltage plot 200 of threshold voltages VTH1, VTH0 for two logic states State1, State0 of a memory cell according to an embodiment of the disclosure. The threshold voltages of the memory cell are the threshold voltages observed when the memory cell is read. The memory cell may be read using a read voltage in the same polarity each time it is read, for example, in forward polarity. VTH1 may be observed in the memory cell when the memory cell was written to in the same polarity as the read voltage. This may correspond to logic State1. For example, the memory cell may have been written to in a forward polarity and is then read in forward polarity. Conversely, VTH0 may be observed in the memory cell when the memory cell was written to in the opposite polarity as the read voltage. For example, the memory cell may have been written to in a reverse polarity and is then read in a forward polarity. As illustrated by FIG. 2, in some embodiments, different threshold voltages may be observed for the memory cell written and read in opposite polarities in comparison to the memory cell written and read in the same polarity.



FIGS. 3A-C are voltage plots of threshold voltages of memory cells when read by read pulses according to embodiments of the disclosure. In some embodiments, the memory cells may be implemented using the memory cell 115 illustrated in FIG. 1. A read pulse may be a voltage applied to the memory cell for a period of time (e.g., 10 ns-50 ns). The read pulse may be applied by providing a first voltage to a bit line and providing a second voltage to a corresponding word line. In some embodiments, the read pulses may always be applied with the same polarity (e.g., all read pulses exhibit forward polarity, all read pulses exhibit reverse polarity).



FIG. 3A is a voltage plot 300A of threshold voltages of a memory cell in State1 according to an embodiment of the disclosure. FIG. 3A illustrates two read pulses applied to the memory cell in State1. A first read pulse Read1 may be applied to the memory cell. The memory cell may have been written to with a write pulse that has the same polarity as the polarity of Read1. Read1 may have a voltage greater than the threshold voltage of the memory cell in State1. When Read1 is applied, the memory cell exhibits threshold voltage VTH1, corresponding to State1. A second read pulse Read2 may be applied to the memory cell. Read2 has the same polarity as Read1. When Read2 is applied, the memory cell exhibits threshold voltage VTH1, corresponding to State1. The memory cell in State1 may exhibit the threshold voltage VTH1 independent of the number of times it is read when the read pulse has the same polarity as the polarity in which the memory cell was written (e.g., written in forward polarity, read in forward polarity or written in reverse polarity, read in reverse polarity). That is, reading a memory cell in State1 may not be destructive, even if the magnitude of the read pulse exceeds the threshold voltage VTH1. Similarly, although not shown in FIG. 3A, when the magnitude of Read1 and/or Read2 is higher than VTH1 but lower than VTH0, the memory cell exhibit threshold voltage VTH1 for each read pulse.



FIG. 3B is a voltage plot 300B of threshold voltages of a memory cell in State0 according to an embodiment of the disclosure. FIG. 3B illustrates two read pulses applied to the memory cell in State0. A first read pulse Read may be applied to the memory cell. The memory cell may have been written to with a write pulse that has the opposite polarity as the polarity of Read1 (e.g., written in reverse polarity, read in forward polarity or written in forward polarity, read in reverse polarity). Read1 may have a voltage greater than the threshold voltage of the memory cell in State0. When Read1 is applied, the memory cell exhibits threshold voltage VTH0, corresponding to State0. A second read pulse Read2 may be applied to the memory cell subsequent to read pulse Read1. Read2 has the same polarity as Read1. When Read2 is applied, the memory cell exhibits threshold voltage VTH1, corresponding to State1.


As shown in FIG. 3B, when the memory cell in State0 is read by a read pulse (Read1) in the opposite polarity having a voltage with a magnitude equal to or greater than VTH0, the memory cell may be rewritten to State1. The memory cell will exhibit VTH1 during a subsequent read (Read2). That is, when the read pulse has a voltage greater than or equal to VTH0 of a memory cell previously written in the opposite polarity as the read pulse, the read may be destructive for cells in State0. After a first read pulse, the memory cell may be rewritten to restore the logic state of the memory cell for a future read operation.



FIG. 3C is a voltage plot 300C of threshold voltages of a memory cell in State0 according to an embodiment of the disclosure. FIG. 3C illustrates two read pulses applied to the memory cell in State0. A first read pulse Read1 may be applied to the memory cell. The memory cell may have been written to with a write pulse in the opposite polarity as the polarity of Read1. Read1 may have a voltage less than the threshold voltage of the memory cell in State0. When Read1 is applied, the memory cell exhibits threshold voltage VTH0, corresponding to State0. However, the memory cell does not threshold. A second read pulse Read2 may be applied to the memory cell. Read2 has the same polarity as Read1. When Read2 is applied, the memory cell exhibits threshold voltage VTH0, corresponding to State0, and similar to when Read1 was applied, the memory cell does not threshold.


As shown in FIG. 3C, when the memory cell in State0 is read by a read pulse (Read1) in the opposite polarity having a voltage with a magnitude less than VTH0, the memory cell may maintain State0. The memory cell may continue to exhibit VTH0 during a subsequent read pulses (e.g., Read2). That is, when the read pulse has a voltage less than VTH0, the read pulse may not modify the logic state of the cell. As shown in FIG. 3C, the magnitude of the read pulses Read1 and Read2 may be selected to be between threshold voltages VTH0 and VTH1.


As shown in FIGS. 3A-C, a read pulse may or may not affect the logic state of a memory cell, based at least in part, on the magnitude of the voltage of the read pulse and the logic state of the memory cell. A voltage magnitude of the read pulse may be selected based on the desired effect of the read pulse on the memory cell (e.g., less than VTH0 for non-destructive read, greater than VTH0 for destructive read).



FIG. 4 is a voltage plot 400 of two write pulses 405, 410 according to an embodiment of the disclosure. The write pulses 405, 410 may be used to write a logic state to a memory cell, such as memory cell 115 shown in FIG. 1, during a write operation. The write pulses may be applied by providing a first voltage to the BL and providing a second voltage to the WL. The resulting voltage applied to the memory cell is the difference between the first and second voltages. The write pulses may be the same duration as read pulses. In some embodiments the duration is 10 ns-50 ns. In some embodiments, the duration is 1-100 ns. In some embodiments, the duration is 1 ns-1 μs. Writing to the memory cell may take the same time as reading the memory cell in some embodiments. Although shown as square pulses in FIG. 4, write pulses of other shapes may be implemented. Other suitable write pulse shapes include, but are not limited to, triangular, trapezoidal, and/or sinusoidal. In some embodiments, write pulses may include leading and/or trailing edges.


In contrast to the read pulses described in reference to FIGS. 3A-C, the polarity of the write pulses may be either a first polarity or a second polarity (e.g., forward or reverse). Write pulse 405 may apply a voltage VW1 to a memory cell in a first polarity (e.g., bit line at 6V and word line at 0V). The polarity of the write pulse 405 may be the same as the polarity of read pulses. This may write a first logic state (State1) to the memory cell. As shown in FIG. 2, when write pulse 405 writes State1 to the memory cell, the memory cell exhibits threshold voltage VTH1 when read.


Write pulse 410 may apply a voltage VW0 to the memory cell in a second polarity (e.g., bit line at −6V and word line at 0V or bit line at 0V and word line at 6V). Write pulse 410 may have the opposite polarity of write pulse 405 and read pulses, such as the read pulses illustrated in FIGS. 3A-C. Write pulse 410 may write a second logic state (State0) to the memory cell. As shown in FIG. 2, when write pulse 410 writes State0 to the memory cell, the memory cell exhibits threshold voltage VTH0 when read.


In some embodiments VW0 and VW1 may have the same voltage magnitude. In some embodiments, VW0 and VW1 may have different magnitudes. The magnitudes of VW0 and VW1 may be selected to be greater than or equal to the greater of threshold voltages VTH0 and VTH1 of State0 and State1, respectively. For example, |VW0|=|VW1|=6V, VTH1=4.5V, and VTH0=5.5V. In some embodiments, the write pulses may have the same magnitude as read pulses. In some embodiments, the write pulses may have greater magnitudes than the read pulses.


As illustrated in FIGS. 2-4, the observed threshold voltage of a memory cell during a read operation may be set to different threshold voltages based, at least in part, on the polarity of the voltage applied to write to the memory cell and the polarity of the voltage applied subsequently to read the memory cell. The different threshold voltages may be used to correspond to different logic states. In some embodiments, the memory cell may act as a two-terminal threshold switching type device. That is, below the threshold voltage, the device is ‘off’ and conducts little or no current. Above the threshold voltage, the device is ‘on’ and conducts a current and/or a current above a threshold current. The different threshold voltages, which result from reading and writing with particular pulse polarities may allow the memory cell to act as both a selector device and a memory element. This may facilitate the use of memory arrays having less complex architectures. For example, separate selector and memory layers separated by an additional electrode layer may be avoided when fabricating the memory cells of a memory array. In some embodiments, the memory array may be a cross point memory array. In some embodiments, the memory array may have a three-dimensional cross-point architecture.


A variety of writing and reading protocols may be used with a memory cell having the threshold voltage properties as described in reference to FIGS. 2-4.



FIG. 5 is a flow chart of a method 500 for reading a memory cell according to an embodiment of the disclosure. In some embodiments, the memory cell may be implemented by memory cell 115 shown in FIG. 1. The memory cell may exhibit the threshold voltage characteristics illustrated in FIGS. 2-4.


A read pulse of voltage VR may be applied to the memory cell. The read pulse may be the same polarity each time the read pulse is applied. In FIG. 5, the read pulse may have the same polarity as a write pulse used to write logic State1 to a memory cell. The voltage VR of the read pulse may be selected to be between the threshold voltage VTH1 of State1 and the threshold voltage VTH0 of State0 (e.g., VTH1≤VR<VTH0). In some embodiments, VR=5V, VTH1=4.5V, and VTH0=5.5V. In other words, VR may be high enough to threshold a memory cell in State1, but too low to threshold a memory cell in State0.


A sense amplifier coupled to a bit line associated with the read memory cell may be used to detect a current through the memory cell. The sense amplifier may be configured to sense the current through the memory cell responsive to the read operation and provide an output signal indicative of the logic state stored by the memory cell. The sense amplifier may be included in a memory that includes the memory cell. For example, the sense amplifier may be included with other read and write circuits, decoding circuits, register circuits, etc. of the memory that may be coupled to a memory array.


When a read pulse is applied to a memory cell in State1, the memory cell conducts current due to the read pulse exceeding the threshold voltage of the memory cell. The sense amplifier may detect a current IS through the memory cell. When a read pulse is applied to a memory cell in State0, the memory cell does not conduct current due to the read pulse not exceeding the threshold voltage of the memory cell. The sense amplifier may detect little or no current through the memory cell. A threshold current ITH may be defined for sensing the logic state stored by the memory cell. The threshold current ITH may be set above a current that may pass through the memory cell when the memory cell does not threshold in response to the read pulse, but equal to or below an expected current through the memory cell when the memory cell does threshold in response to the read pulse. That is, the threshold current ITH should be higher than a leakage current of the bit line and/or word line. When sense amplifier detects Is≥ITH, State1 may be read from the memory cell. When sense amplifier detects Is<ITH, State0 may be read from the memory cell. In some embodiments, a logic state stored by a memory cell may be based on a resulting voltage from the Is current in response to a read pulse. For example, the resulting voltage may be compared relative to a reference voltage, with a resulting voltage less than the reference voltage corresponding to a first logic state and a resulting voltage greater than the reference voltage corresponding to a second logic state.


The method 500 for reading a memory cell may be non-destructive. That is, the logic state of the memory cell may not need to be rewritten after the memory cell is read. In some embodiments, the logic state of the memory cell may be refreshed at periodic intervals by applying the appropriate write pulse in order to maintain the stored logic states. Refreshing the memory cell may reduce or eliminate read disturb errors. In some embodiments, refreshing the logic state of the memory cell may not be needed.



FIG. 6 is a flow chart of another method 600 for reading a memory cell according to an embodiment of the disclosure. The method 600 may utilize two ramped voltage read pulses Read1, Read2 illustrated in FIG. 7. The read pulses may apply an increasing voltage level up to a maximum voltage of VR. The read pulses may be the same polarity. The read pulses may have the same polarity as a write pulse used to write logic State1 and the opposite polarity as a write pulse used to write logic State0 to a memory cell. The maximum voltage VR of the read pulses may be selected to be greater than the threshold voltages VTH1 of State1 and the threshold voltage VTH0 of State0 (VTH1<VTH0≤VR). For example, in some embodiments VR=6V, VTH1=4.5V, and VTH0=5.5V. The maximum voltage of the read pulses may be high enough to threshold a memory cell in either logic state.


At Step 605, read pulse Read1 is applied to the memory cell. A first threshold voltage VTHF of the memory cell is measured at Step 610. At Step 615, read pulse Read2 is applied to the memory cell, and a second threshold voltage VTHS is measured at 620. In some embodiments, the measuring of the threshold voltage of the memory cell may be performed concurrently with the application of the read pulses. For example, as the Read1 pulse ramps to the maximum voltage VR, the voltage at which the memory cell conducts current is determined and represents the first threshold voltage VTHF. Likewise, as the Read2 pulse ramps to the maximum voltage VR, the voltage at which the memory cell conducts current is determined and represents the second threshold voltage VTHS.


At Step 625, the difference between VTHF and VTHS is determined. As described previously, if a memory cell is written with a write pulse having a polarity opposite the read pulse, the memory cell will exhibit a higher threshold voltage when read. However, if the read pulse has a voltage high enough to threshold the memory cell, the memory cell will exhibit a lower threshold voltage during a subsequent read. This property is illustrated in FIG. 3B. Thus, if the difference between VTHF and VTHS is determined to be above a certain magnitude (e.g., 0.25V, 0.5V), the memory cell was programmed by a write pulse having the opposite polarity as the read pulse (e.g., State0 of FIGS. 2-4). If the difference between VTHF and VTHS is determined to be negligible, the memory cell was programmed by a write pulse having the same polarity as the read pulse (e.g., State1 of FIGS. 2-4).


In some embodiments, Read1 and Read2 may not ramp all the way to VR. Rather, Read1 and Read2 may ramp only until a respective threshold voltage has been detected.


The method 600 for reading a memory cell may be destructive. That is, the application of Read1 and Read2 change the threshold voltage of the memory cell, and thus, change the logic state of the memory cell. Consequently, the logic state of the memory cell may need to be rewritten after the memory cell is read. For example, a memory cell in State0 may change to State1 during the read operation. The logic state of the memory cell may be rewritten following Step 625.


Although Read1 and Read2 have been described with reference to FIG. 7 as being ramped voltage pulses, in some embodiments the voltage of Read1 and Read2 may be increased non-linearly (e.g., exponentially) without departing from the scope of the disclosure.


In an alternative embodiment not shown in FIG. 6, currents across the memory cell may be sensed for each read pulse, for example, when the memory cell conducts current when the memory cell thresholds, and the difference between the sensed currents for the read pulses may be calculated to determine the logic state of the memory cell. In this alternative embodiment, VR may be between the threshold voltages of the different logic states, similar to method 500 shown and previously described with reference to FIG. 5. This alternative embodiment may provide a non-destructive read of a memory cell.


In some embodiments, a memory cell may be written to by a single write pulse of either a first or a second polarity as previously described in reference to FIG. 4. In some embodiments, a memory cell may be read prior to being written. FIG. 8 is a flow chart of a method 800 of reading a memory cell prior to writing a logic state to the memory cell according to an embodiment of the disclosure.


At Step 805, a read pulse is applied to the memory cell and the logic state of the memory cell is sensed at Step 810. In some embodiments, reading the memory cell at Steps 805 and 810 may be implemented using the method 500 shown in FIG. 5. If the memory cell is currently in the logic state that is to be written, then the method ends at Step 815a. If the memory cell is currently programmed in a different logic state from the logic state that is to be written, then the memory cell is written to at Step 815b. The cell may be written to by applying the appropriate write pulse to write the desired logic state. For example, one of the write pulses illustrated in FIG. 4 may be used to program the memory cell. Reading the memory cell prior to writing may reduce the number of higher voltage pulses that are required during operation of a memory array when the voltage of a write pulse is greater than the voltage of a read pulse (e.g., 6V vs. 5V).


Other writing and reading protocols and/or modifications to the protocols described herein may be used without departing from the principles of the disclosure. For example, in some methods, sensing currents and/or voltages may be limited to a specific time period. The time period may be from the initiation of a read pulse to a point in time after the initiation of the read pulse (e.g., 20 ns). In some embodiments, a memory cell may be read in a forward polarity and written in either the forward or reverse polarity. In some embodiments, the memory cell may be read in a reverse polarity and written in either the forward or reverse polarity.


In some embodiments, the chalcogenide material of the memory cell may exhibit a greater difference between threshold voltages of two logic states when read in a reverse polarity. In some embodiments, the chalcogenide material of the memory cell may exhibit a greater difference between threshold voltages of two logic states when read in a forward polarity. The polarity of the read pulses may be selected to provide the greatest difference between threshold voltages.



FIG. 9 is an illustration of a portion of a conventional memory array 900. The memory array 900 may include a word line (WL) 905 and a bit line (BL) 935. As shown in FIG. 9, the WL 905 extends parallel to the plane of the page, and the BL 935 extends into the plane of the page, perpendicular to the WL 905. A selector device 915 may be located at an intersection of the WL 905 and the BL 935. The selector device 915 may be coupled to WL 905 by a first electrode 910 and coupled to a second electrode 920. The electrode 920 may couple the selector device 915 to a memory element 925. The memory element 925 may be coupled to BL 935 by a third electrode 930. The memory element 925 may include a layer of chalcogenide material. In some embodiments, the chalcogenide material may be a phase change material, but other materials may be used. In some embodiments, the selector device 915 may also include a layer of chalcogenide material. Other materials may also be used.


In an alternative embodiment of the disclosure, the protocols for reading and writing a memory cell with different voltage polarities as described in reference to FIGS. 4-8 may be applied to a selector device and memory element of a memory array, for example, selector device 915 and memory element 925 shown in FIG. 9. Similar to memory cell 115 illustrated in FIG. 1, the selector device and memory element may be written to two or more logic stages represented by different threshold voltages as shown in FIG. 2. The threshold voltage effects of the different read and write polarities may be additive across the selector device and the memory element. As shown in the voltage plot of FIG. 10, a difference between the threshold voltages of different logic states for the selector device and memory element may be greater than the difference between threshold voltages of different logic states of a memory cell. That is, |VTH0−VTH1|<|VTH0+N−VTH1| where VTH0+N is the voltage VTH0 summed with the additional difference in magnitude between threshold voltages of the different logic states due to the additive effect of the selector device and memory element. This larger difference between threshold voltages may provide a wider margin for detecting different logic states. Although State1 is shown in FIG. 10 as having the same threshold voltage VTH1 for both the memory cell and the selector device and memory element, the threshold voltage for State1 for the memory cell may be different from the threshold voltage for State1 of the selector device and memory element in some embodiments.



FIG. 11 illustrates a memory 1100 according to an embodiment of the disclosure. The memory 1100 includes a memory array 1160 with a plurality of memory cells that are configured to store data. The memory cells may be accessed in the array through the use of various signal lines, word lines (WLs) and bit lines (BLs). The memory cells may be non-volatile memory cells, such as phase change memory cells, or may generally be any type of memory cells. The memory cells may be single level cells configured to store data for one bit of data. The memory cells may also be multi-level cells configured to store data for more than one bit of data.


Commands, address information, and write data may be provided to the memory 1100 as sets of sequential input/output (I/O) transmitted through an I/O bus 1128. Similarly, read data may be provided from the memory 100 through the I/O bus 1128. A data strobe signal DQS may be transmitted through a data strobe bus 130. The DQS signal may be used to provide timing information for the transfer of data to the memory or from the memory. The I/O bus 1128 is connected to an I/O control circuit 1120 that routes data signals, address information signals, and other signals between the I/O bus 1128 and an internal data bus 1122, an internal address bus 1124, and an internal command bus 1126. An address register 1125 may be provided address information by the I/O control circuit 1120 to be temporarily stored. The I/O control circuit 1120 is coupled to a status register 1134 through a status register bus 1132. Status bits stored by the status register 1134 may be provided by the I/O control circuit 1120 responsive to a read status command provided to the memory 1100. The status bits may have respective values to indicate a status condition of various aspects of the memory and its operation.


The memory 1100 also includes a control logic 1110 that receives a number of control signals either externally (e.g., CE #, CLE, ALE, CLK, W/R #, and WP #) or through the command bus 1126 to control the operation of the memory 1100. A command register 1136 is coupled to the internal command bus 1126 to store information received by the I/O control circuit 1120 and provide the information to the control logic 1110. The control logic 1110 may further access a status register 134 through the status register bus 1132, for example, to update the status bits as status conditions change. The control logic 1110 is further coupled to a ready/busy circuit 1138 to control a value (e.g., logic value) of a ready/busy signal R/B # that may be provided by the memory 1100 to indicate whether the memory is ready for an operation or is busy. The control logic 1110 may be configured to provide internal control signals to various circuits of the memory 1100. For example, responsive to receiving a memory access command (e.g., read, write, program), the control logic 1110 may provide internal control signals to control various memory access circuits to perform a memory access operation. The various memory access circuits are used during the memory access operation, and may generally include circuits such as row and column decoders, signal line drivers, data 1180 and cache registers 1170, 1/O circuits, as well as others.


The address register 1125 provides block-row address signals to a row decoder 1140 and column address signals to a column decoder 1150. The row decoder 1140 and column decoder 1150 may be used to select blocks of memory cells for memory operations, for example, read, program, and erase operations. The row decoder 1140 and/or the column decoder 1150 may include one or more signal line drivers configured to provide a biasing signal to one or more of the signal lines in the memory array 1160.


In some embodiments, during a write operation on a memory cell of the memory array 1160, a first voltage (e.g., 0V) may be provided to a selected word and a second voltage may be provided to a selected bit line. The memory cell may be at the intersection of the selected word line and bit line. The second voltage may be higher or lower than the voltage provided to the word line, based on the logic state to be stored at the address corresponding to the selected word line and bit line (e.g., −6V for ‘1’ and +6V for ‘0’). In some embodiments, during a write operation, the selected bit line may always be provided a specific voltage, and the word line may be provided a voltage higher or lower than the voltage of the bit line, based on the logic state to be stored at the address.


In some embodiments, during a read operation on a memory cell, a first voltage (e.g., 0V) may be provided to a selected word line and a second voltage (e.g., −5V, +5V) may be provided to a selected bit line. The memory cell may be at the intersection of the selected word line and bit line. The second voltage may be greater than or less than the first voltage provided to the word line, however, the second voltage may provide the same voltage polarity for every read operation. The logic state of the memory cell may be sensed by a sense amplifier coupled to the selected bit line. The sensed logic state of the memory cell may be provided to the data register 180.



FIG. 12 is a diagram illustrating a portion of an array 1200 of memory cells according to an embodiment of the disclosure. The array 1200 may be used to implement the memory array 1160 of FIG. 11 in some embodiments. In the example illustrated in FIG. 12, the array 1200 is a cross-point array including a first number of conductive lines 1230-0, 1230-1, . . . , 1230-N, e.g., access lines, which may be referred to herein as word lines, and a second number of conductive lines 1220-0, 1220-1, . . . , 1220-M, e.g., access lines, which may be referred to herein as bit lines. A memory cell 1225 is located at each of the intersections of the word lines 1230-0, 1230-1, . . . , 1230-N and bit lines 1220-0, 1220-1, . . . , 1220-M and the memory cells 1225 can function in a two-terminal architecture, e.g., with a particular word line 1230-0, 1230-1, . . . , 1230-N and bit line 1220-0, 1220-1, . . . , 1220-M serving as the electrodes for the memory cells 1225.


The memory cells 1225 can be resistance variable memory cells, e.g., RRAM cells, CBRAM cells, PCRAM cells, and/or STT-RAM cells, among other types of memory cells. The memory cell 1225 can include a material programmable to different data states (e.g., chalcogenide). For instance, the memory cell 1225 may be written to store particular levels corresponding to particular data states responsive to applied writing voltage and/or current pulses, for instance. Embodiments are not limited to a particular material or materials. For instance, the material can be a chalcogenide formed of various doped or undoped materials. Other examples of materials that can be used to form storage elements include binary metal oxide materials, colossal magnetoresistive materials, and/or various polymer based resistance variable materials, among others.


In operation, the memory cells 1225 of array 1200 can be written to by applying a voltage, e.g., a write voltage, across the memory cells 1225 via selected word lines 1230-0, 1230-1, . . . , 1230-N and bit lines 1220-0, 1220-1, . . . , 1220-M. A sensing, e.g., read, operation can be used to determine the data state of a memory cell 1225 by sensing current, for example, on a bit line 1220-0, 1220-1, . . . , 1220-M corresponding to the respective memory cell responsive to a particular voltage applied to the selected word line 1230-0, 1230-1, . . . , 1230-N to which the respective cell is coupled.



FIG. 13 is a diagram illustrating a portion of an array 1300 of memory cells. The array 1300 may be used to implement the memory array 1160 of FIG. 11 in some embodiments. In the example illustrated in FIG. 13, the array 1300 is configured in a cross-point memory array architecture, e.g., a three-dimensional (3D) cross-point memory array architecture. The multi-deck cross-point memory array 1300 includes a number of successive memory cells, e.g., 1305, 1315, 1325 disposed between alternating, e.g., interleaved, decks of word lines, e.g., 1330-0, 1330-1, . . . , 1330-N and 1312-0, 1312-1, . . . , 1312-N extending in a first direction and bit lines, e.g., 1320-0, 1320-1, . . . , 1320-M and 1314-0, 1314-1, . . . , 1314-M extending in a second direction. The number of decks can be expanded in number or can be reduced in number, for example. Each of the memory cells 1305, 1325 can be configured between word lines, e.g., 1330-0, 1330-1, . . . , 1330-N and 1312-0, 1312-1, . . . , 1312-N and bit lines, e.g., 1320-0, 1320-1, . . . , 1320-M and 1314-0, 1314-1, . . . , 1314-M, such that a single memory cell 1305, 1325 is directly electrically coupled with and is electrically in series with its respective bit line and word line. For example, array 1300 can include a three-dimensional matrix of individually-addressable, e.g., randomly accessible, memory cells that can be accessed for data operations, e.g., sense and write, at a granularity as small as a single storage element or multiple storage elements. In a number of embodiments, memory array 1300 can include more or less bit lines, word lines, and/or memory cells than shown in the examples in FIG. 13.


Memories in accordance with embodiments of the present invention may be used in any of a variety of electronic devices including, but not limited to, computing systems, electronic storage systems, cameras, phones, wireless devices, displays, chip sets, set top boxes, or gaming systems.


From the foregoing it will be appreciated that, although specific embodiments of the invention have been described herein for purposes of illustration, various modifications may be made without deviating from the spirit and scope of the invention. Accordingly, the invention is not limited except as by the appended claims.

Claims
  • 1. An apparatus, comprising: a memory cell comprising a layer configured to store a logic state and act as a selector device, wherein the layer comprises a chalcogenide material comprising at least one of silicon (Si), selenium (Se), arsenic (As), or germanium (Ge);a first memory access line coupled to the memory cell; anda second memory access line coupled to the memory cell,wherein the first and second memory access lines are configured to provide a first voltage having a first polarity across the memory cell to write a first logic state to the memory cell and provide a second voltage having a second polarity across the memory cell to write a second logic state to the memory cell,wherein the first and second memory access lines are configured to provide one of the first voltage or the second voltage to determine whether the first logic state or the second logic state is stored in the memory cell during a read operation.
  • 2. The apparatus of claim 1, wherein, during the read operation on the memory cell, the memory cell exhibits a first threshold voltage representative of the first logic state responsive to the first voltage having the first polarity provided to write the memory cell, or the memory cell exhibits a second threshold voltage representative of the second logic state responsive to the second voltage having the second polarity provided to write the memory cell.
  • 3. The apparatus of claim 1, wherein the chalcogenide material is not a phase change material.
  • 4. The apparatus of claim 1, wherein the memory cell is a two-terminal threshold switching device.
  • 5. The apparatus of claim 1, wherein the first memory access line is configured to provide a negative voltage and the second memory access line is configured to provide a positive voltage to provide the first voltage having the first polarity.
  • 6. The apparatus of claim 1, wherein the first memory access line is configured to provide a first non-negative voltage and the second memory access line is configured to provide a second non-negative voltage to provide the first voltage having the first polarity, wherein the second non-negative voltage is greater than the first non-negative voltage.
  • 7. An apparatus, comprising: a memory cell configured to exhibit a first threshold voltage when storing a first logic state and a second threshold voltage when storing a second logic state responsive to a read operation, wherein the memory cell includes a layer configured to store data and allow selection of the memory cell, wherein the layer comprises a chalcogenide material comprising at least one of silicon (Si), selenium (Se), arsenic (As), or germanium (Ge);a first memory access line coupled to the memory cell; anda second memory access line coupled to the memory cell,wherein the first and second memory access lines are configured to provide a read pulse during the read operation, the read pulse having a first polarity.
  • 8. The apparatus of claim 7, wherein the first and second memory access lines are further configured to provide a write pulse having the first polarity or a second polarity during a write operation.
  • 9. The apparatus of claim 8, wherein the first memory access line is configured to provide a negative voltage and the second memory access line is configured to provide a positive voltage to provide the write pulse having the first polarity.
  • 10. The apparatus of claim 8, wherein the first memory access line is configured to provide a first non-negative voltage and the second memory access line is configured to provide a second non-negative voltage to provide the write pulse having the first polarity, wherein the second non-negative voltage is greater than the first non-negative voltage.
  • 11. The apparatus of claim 8, wherein the memory cell exhibits the first threshold voltage responsive the read operation when the write pulse having the first polarity was provided during the write operation and the memory cell exhibits the second threshold voltage responsive to the read operation when the write pulse having the second polarity was provided during the write operation.
  • 12. The apparatus of claim 7, further comprising a memory array including a plurality of memory cells and a plurality of memory access lines coupled to at least some of the plurality of memory cells, wherein the memory cell is one of the plurality of memory cells and the first and second memory access lines are each one of the plurality of memory access lines.
  • 13. The apparatus of claim 12, wherein the memory array is a two-dimensional array.
  • 14. The apparatus of claim 12, wherein the memory array is a three-dimensional array.
  • 15. The apparatus of claim 7, further comprising: a first electrode coupled between the memory cell and the first memory access line; anda second electrode coupled between the memory cell and the second memory access line.
  • 16. The apparatus of claim 7 further comprising a sense amplifier coupled to the first memory access line or the second memory access line, the sense amplifier configured to sense a current through the memory cell responsive to the read operation.
  • 17. An apparatus, comprising: a memory cell comprising a single layer configured to store a logic state and allow selection of the memory cell, wherein the single layer comprises a chalcogenide material comprising at least one of silicon (Si), selenium (Se), arsenic (As), or germanium (Ge);a first memory access line coupled to the memory cell; anda second memory access line coupled to the memory cell,wherein the first and second memory access lines are configured to provide a first voltage having a first polarity across the memory cell to write a first logic state to the memory cell and provide a second voltage having a second polarity across the memory cell to write a second logic state to the memory cell, andwherein, during a read operation on the memory cell, a read pulse having the first polarity is applied to the memory cell, and the memory cell is determined to be in the first or second logic state, based on a threshold voltage of the memory cell.
  • 18. The apparatus of claim 17, wherein the threshold voltage is determined based, at least in part, on a current through the memory cell.
  • 19. An apparatus, comprising: a memory cell configured to exhibit a first threshold voltage when in a first logic state and a second threshold voltage when in a second logic state responsive to a read operation, wherein the memory cell includes a layer configured to act as a memory element and a selector device, wherein the layer comprises a chalcogenide material comprising at least one of silicon (Si), selenium (Se), arsenic (As), or germanium (Ge);a first memory access line coupled to the memory cell; anda second memory access line coupled to the memory cell,wherein the first and second memory access lines are configured to provide a read pulse during the read operation, the read pulse having a first polarity, andwherein a write pulse having the first polarity is provided by the first and second memory access lines during a write operation to write the first logic state to the memory cell or a second polarity is provided by the first and second memory access lines during the write operation to write the second logic state to the memory cell.
CROSS-REFERENCE TO RELATED APPLICATION(S)

This application is a continuation of U.S. patent application Ser. No. 16/137,950, filed Sep. 21, 2018 and issued as U.S. Pat. No. 10,418,102 on Sep. 17, 2019, which is a continuation of Ser. No. 14/932,746, filed Nov. 4, 2015 and issued as U.S. Pat. No. 10,134,470 on Nov. 20, 2018. The aforementioned applications, and issued patents, are incorporated by reference herein, in their entirety, and for any purposes.

US Referenced Citations (109)
Number Name Date Kind
4063224 Kirschner Dec 1977 A
7106625 Yeh Sep 2006 B2
7200045 Lue Apr 2007 B2
7289359 Kuo et al. Oct 2007 B2
7295407 Yuasa et al. Nov 2007 B2
7324377 Lee Jan 2008 B2
7394680 Toda et al. Jul 2008 B2
7515461 Happ et al. Apr 2009 B2
8077505 Chen et al. Dec 2011 B2
8111541 Lai et al. Feb 2012 B2
8299571 Ozawa et al. Oct 2012 B2
8450713 Awaya et al. May 2013 B2
8729523 Pio May 2014 B2
8829646 Lung et al. Sep 2014 B2
8841649 Pio Sep 2014 B2
9105838 Haimoto et al. Aug 2015 B2
9728584 Ramaswamy et al. Aug 2017 B2
9799381 Tortorelli et al. Oct 2017 B1
9805794 Li et al. Oct 2017 B1
9978810 Pellizzer May 2018 B2
10134470 Tortorelli et al. Nov 2018 B2
10157670 Pirovano et al. Dec 2018 B2
10163506 Pirovano et al. Dec 2018 B2
10418102 Tortorelli Sep 2019 B2
10446226 Tortorelli et al. Oct 2019 B2
10600481 Pirovano et al. Mar 2020 B2
10629651 Pellizzer Apr 2020 B2
10734446 Pellizzer Aug 2020 B2
20040042259 Campbell et al. Mar 2004 A1
20040062071 Rodriguez et al. Apr 2004 A1
20060233019 Kostylev et al. Oct 2006 A1
20070047300 Lee et al. Mar 2007 A1
20080025089 Scheuerlein et al. Jan 2008 A1
20080112211 Toda May 2008 A1
20080205147 Santin et al. Aug 2008 A1
20080212363 Fuji Sep 2008 A1
20090020745 Jeong et al. Jan 2009 A1
20090034325 Lowrey et al. Feb 2009 A1
20090040813 Kang et al. Feb 2009 A1
20090052231 Kurotsuchi et al. Feb 2009 A1
20090052236 Bae et al. Feb 2009 A1
20090109737 Kostylev Apr 2009 A1
20090116272 Kim et al. May 2009 A1
20090154222 Chien et al. Jun 2009 A1
20090201740 Willer et al. Aug 2009 A1
20090279350 Chen et al. Nov 2009 A1
20100020606 Yamada Jan 2010 A1
20100067291 Fuji Mar 2010 A1
20100208508 Baek et al. Aug 2010 A1
20100219392 Tabuchi et al. Sep 2010 A1
20100226163 Savransky Sep 2010 A1
20100284211 Hennessey Nov 2010 A1
20110007545 Jin et al. Jan 2011 A1
20110294290 Nakanishi et al. Dec 2011 A1
20110305075 Lowrey et al. Dec 2011 A1
20110316063 Tang et al. Dec 2011 A1
20120063245 Sonehara Mar 2012 A1
20120168705 Liu et al. Jul 2012 A1
20120195100 Saitoh et al. Aug 2012 A1
20120327708 Du et al. Dec 2012 A1
20130026438 Wang et al. Jan 2013 A1
20130044534 Kawai et al. Feb 2013 A1
20130044537 Ishigaki et al. Feb 2013 A1
20130078776 Kim et al. Mar 2013 A1
20130094275 Chen Apr 2013 A1
20130135924 Pantazi et al. May 2013 A1
20130200326 Ju et al. Aug 2013 A1
20130229846 Chien et al. Sep 2013 A1
20130322167 Krebs Dec 2013 A1
20140043911 Samachisa et al. Feb 2014 A1
20140061574 Pio Mar 2014 A1
20140061577 Kanno et al. Mar 2014 A1
20140063898 Fantini et al. Mar 2014 A1
20140077142 Choi Mar 2014 A1
20140131653 Lee et al. May 2014 A1
20140192585 Hashim et al. Jul 2014 A1
20140198553 Lung Jul 2014 A1
20140217349 Hopkins Aug 2014 A1
20140268998 Jo Sep 2014 A1
20140321194 Sonehara Oct 2014 A1
20140325120 Park et al. Oct 2014 A1
20150044849 Pio Feb 2015 A1
20150069635 Kim et al. Mar 2015 A1
20150074326 Castro Mar 2015 A1
20150162080 Song Jun 2015 A1
20150187416 Bedeschi Jul 2015 A1
20150243336 Karpov et al. Aug 2015 A1
20150287460 Lee et al. Oct 2015 A1
20150311031 Platzgummer et al. Oct 2015 A1
20150311256 Rabkin et al. Oct 2015 A1
20160126455 Hayashi et al. May 2016 A1
20160133319 Fantini et al. May 2016 A1
20160225459 Boysan et al. Aug 2016 A1
20160240249 Kellam et al. Aug 2016 A1
20160336066 Lin et al. Nov 2016 A1
20160336378 Ohba Nov 2016 A1
20170125097 Tortorelli et al. May 2017 A1
20170125484 Pellizzer et al. May 2017 A1
20170330916 Hong et al. Nov 2017 A1
20180040370 Tortorelli et al. Feb 2018 A1
20180122468 Pirovano et al. May 2018 A1
20180122472 Pirovano et al. May 2018 A1
20180138240 Pellizzer May 2018 A1
20180138241 Pellizzer May 2018 A1
20190006006 Pirovano et al. Jan 2019 A1
20190027218 Tortorelli et al. Jan 2019 A1
20190295636 Tortorelli et al. Sep 2019 A1
20190325957 Tortorelli et al. Oct 2019 A1
20200365659 Pellizzer Nov 2020 A1
Foreign Referenced Citations (43)
Number Date Country
101847647 Sep 2010 CN
104871313 Aug 2015 CN
2005012186 Jan 2005 JP
2005514719 May 2005 JP
2005317787 Nov 2005 JP
2006514392 Apr 2006 JP
2006514393 Apr 2006 JP
2006324625 Nov 2006 JP
2007088626 Apr 2007 JP
2007220281 Aug 2007 JP
2007324544 Dec 2007 JP
2008113010 May 2008 JP
2008217889 Sep 2008 JP
2009054274 Mar 2009 JP
2009534835 Sep 2009 JP
2010192521 Apr 2010 JP
2010244607 Oct 2010 JP
2010287872 Dec 2010 JP
2012064254 Mar 2012 JP
2013012285 Jan 2013 JP
2013114726 Jun 2013 JP
2014216047 Nov 2014 JP
20090045653 May 2009 KR
20090057232 Jun 2009 KR
20120073086 Jul 2012 KR
20130095959 Aug 2013 KR
20140128482 Nov 2014 KR
20150046165 Apr 2015 KR
20150065446 Jun 2015 KR
201145279 Dec 2011 TW
201212318 Mar 2012 TW
201515197 Apr 2015 TW
2003054887 Jul 2003 WO
2004084229 Sep 2004 WO
2007088626 Aug 2007 WO
2011087038 Jul 2011 WO
2011121970 Oct 2011 WO
2014103577 Jul 2014 WO
20140176075 Oct 2014 WO
2017078932 May 2017 WO
2017078988 May 2017 WO
2018031217 Feb 2018 WO
2018080615 May 2018 WO
Non-Patent Literature Citations (23)
Entry
Office Action dated Mar. 26, 2018 for Taiwanese Application No. 105136005, pp. all.
U.S. Appl. No. 15/231,518, entitled: “Apparatuses Including Multi-Level Memory Cells and Methods of Operation of Same”, filed Aug. 8, 2016; pp. all.
U.S. Appl. No. 15/854,656, entitled ‘Three-Dimensional Memory Apparatuses and Methods of Use’, filed Dec. 26, 2017, pp. all.
U.S. Appl. No. 15/855,958, entitled ‘Three-Dimensional Memory Apparatus and Method of Manufacturing the Same’, filed Dec. 27, 2017, pp. all.
U.S. Appl. No. 16/137,950, titled “Apparatuses and Methods Including Memory and Operation of Same”, filed Sep. 21, 2018, pp. all.
U.S. Appl. No. 16/436,734 titled “Apparatuses Including Multl-Level Memory Cells and Methods of Operation of Same”; filed Jun. 10, 2019, pp. all.
U.S. Appl. No. 16/105,874 titled “Apparatuses Including Memory Cells and Methods of Operation of Same” filed Aug. 20, 2018; pp. all.
U.S. Appl. No. 15/841,118 entitled “Apparatuses Including Memory Cells and Methods of Operation of Same” filed Dec. 13, 2017, pp. all.
Extended European Search Report dated May 10, 2019 for Appl. No. 16862719; pp. all.
ISR/WO for International Application No. PCT/US2016/058714; dated Feb. 3, 2017; pp. all.
Translation of JP Office Action dated Apr. 23, 2019 for Appl. No. 2018-522576, 7 pgs.
U.S. Appl. No. 15/338,154, entitled “Apparatuses Including Memory Cells and Methods of Operation of Same”, filed Oct. 28. 2016; pp. all.
Chen, et al., “An Access-Transistor-Free (0T/1R) Non-Volatile Resistance Random Access Memory (RRAM) Using a Novel Threshold Switching, Self-Rectifying Chalcogenide Device”, Electron Devices Meeting, Dec. 2003. IEDM '03 Technical Digest. IEEE International: 4 pages.
First Office Action dated Jul. 5, 2019 for Korean application No. 10-2018-7015195, pp. all.
Kang, J.F. et al., Scaling and Operation Characteristics of HFOX Based Vertical RRAM for 3D Cross-Point Architecture, IEEE Jul. 2014, 4 pages.
4th Office Action dated Aug. 4, 2020 for KR Application No. 10-2018-7015195.
U.S. Appl. No. 16/983,987, titled Three-Dimensional Memory Apparatuses and Methods of Use, date Aug. 3, 2020.
Second Office Action dated Jan. 28, 2020 for KR Application No. 10-2018-7015195; pp. all.
Third Office Action dated Jun. 4, 2020 for KR Application No. 10-2018-7015195, 3 pgs.
EP Office Action dated Sep. 16, 2020 for EP Application No. 16862719.8, pp. all.
JP Office Action dated Sep. 8, 2020 for JP Application No. 2019-161800, pp. all.
Second Office Action dated Dec. 8, 2020 for JP Application No. 2019-161800, pp. all.
Translation of KR Office Action dated Nov. 12, 2020 for KR Application No. 10-2020-7025118, pp. all.
Related Publications (1)
Number Date Country
20190325957 A1 Oct 2019 US
Continuations (2)
Number Date Country
Parent 16137950 Sep 2018 US
Child 16455561 US
Parent 14932746 Nov 2015 US
Child 16137950 US