Traditional memory cells include a memory element, which is used to store a logic state, and a selector device. The memory element and selector device may be located at a cross-point of a first signal line (e.g., word line) and a second signal line (e.g., bit line) in a memory array having a cross-point architecture. The selector may be coupled to the word line and the memory element may be coupled to the bit line in some architectures. The selector device may reduce leakage currents and allow selection of a single memory element for reading data and/or writing data. However, the use of separate memory elements and selector devices increases the number of materials and/or layers that must be formed during fabrication of the memory device, thus increasing the complexity of the structure and fabrication process. Moreover, activating the selector device and writing or reading the memory element may require high voltage and/or long duration pulses to be provided, which may increase power consumption of the memory device.
Certain details are set forth below to provide a sufficient understanding of embodiments of the invention. However, it will be clear to one skilled in the art that embodiments of the invention may be practiced without these particular details. Moreover, the particular embodiments of the present invention described herein are provided by way of example and should not be used to limit the scope of the invention to these particular embodiments. In other instances, well-known circuits, control signals, timing protocols, and software operations have not been shown in detail in order to avoid unnecessarily obscuring the invention.
A memory array may be implemented that utilizes a memory cell that exhibits certain threshold voltage properties. By exhibit certain threshold voltage properties, it is meant that the memory cell may have or may appear to have a particular threshold voltage. The memory cell may or may not experience a threshold event when exhibiting the certain threshold voltage properties. The threshold voltage exhibited by the memory cell may depend on the relative voltage polarities of read and write pulses applied across the cell. For example, the memory cell may exhibit a first threshold voltage when read if the memory cell was written to and then read with the same voltage polarity. The memory cell may exhibit a second threshold voltage when read if the memory cell was written to and then read with different (e.g., opposite) voltage polarities. The threshold voltage properties of the memory cell may allow the memory cell to act as a selector device and a memory element. The memory cell may include a single layer of material between electrodes in some embodiments. Such a memory cell structure may facilitate a simplified architecture for a cross-point memory array and/or other memory architectures. The simplified architecture may require fewer layers, which may reduce processing steps during manufacture.
A logic state may be written to the memory cell, which may correspond to one or more bits of data. The memory cell may be written to by applying voltages of different polarities. The memory cell may be read by applying voltages of a single polarity. The writing and reading protocols may take advantage of different threshold voltages of the memory cell that result from the different polarities. The memory cell may require short, relatively low power pulses to read and write. In some embodiments, the memory cell may include a chalcogenide material. However, the chalcogenide material may or may not undergo a phase change during reading and/or writing. In some embodiments, the chalcogenide material may not be a phase change material. The memory cell may have less thermal disturb compared to traditional phase change memory architectures.
The memory cell 115 may be written to store one of at least two different logic states (e.g., ‘1,’ ‘0’) by a write operation. In some embodiments, the different logic states may be represented by different threshold voltages (VTH) of the memory cell 115. For example, a ‘1’ logic state may be represented by a first VTH and a ‘0’ logic state may be represented by a second VTH. The threshold voltage the memory cell 115 exhibits may be based on a polarity of a write pulse applied to the memory cell 115 during a write operation and a polarity of a read pulse applied to the memory cell 115 during a read operation. The write pulse and read pulse may be applied to the memory cell 115 using the first and second access lines 105 and 125.
The memory cell 115 may be configured as a two-terminal device between the BL 125 and WL 105 in some embodiments. A first logic state may be written to the memory cell 115 by applying a voltage (e.g., a write pulse) across the memory cell 115 in a first polarity. A second logic state may be written to the memory cell 115 by applying a voltage (e.g., a write pulse) across the memory cell 115 in a second polarity, which may be opposite to the first polarity. The memory cell 115 is read by applying a voltage (e.g., a read pulse) across the terminals. In some embodiments, the memory cell 115 is read by applying a voltage across the memory cell 115 in the first polarity. In other embodiments, the memory cell 115 is read by applying a voltage across the memory cell 115 in the second polarity. The memory cell 115 may always be read with the same polarity. When the memory cell 115 is read with a voltage in the same voltage polarity with which the memory cell 115 was written, the memory cell 115 may exhibit a first VTH. When the memory cell 115 is read with a voltage in the opposite voltage polarity with which the memory cell 115 was written, the memory cell may exhibit a second VTH. The different threshold voltages may be used to represent different logic states.
When the memory cell 115 is a two-terminal device, the relative values of the voltages between the terminals determines the magnitude and the polarity of the voltage applied across the memory cell 115. For example, providing a voltage of 3V to the BL 125 and 0V to WL 105 results in the same magnitude and polarity of voltage as providing a voltage of 6V at BL 125 and 3V at WL 105. Other non-negative (e.g., 0V or greater), negative, and/or positive voltages may be provided to the memory access lines in some embodiments. As used herein, forward polarity indicates that the BL 125 is set at a higher voltage than the WL 105 and reverse polarity indicates that the BL 125 is set at a lower voltage than the WL 105. However, the use of “forward” and “reverse” polarities is by way of example, and the embodiments of the invention are not limited to those of the particular polarity direction described herein.
As shown in
As shown in
As shown in
In contrast to the read pulses described in reference to
Write pulse 410 may apply a voltage VW0 to the memory cell in a second polarity (e.g., bit line at −6V and word line at 0V or bit line at 0V and word line at 6V). Write pulse 410 may have the opposite polarity of write pulse 405 and read pulses, such as the read pulses illustrated in
In some embodiments VW0 and VW1 may have the same voltage magnitude. In some embodiments, VW0 and VW1 may have different magnitudes. The magnitudes of VW0 and VW1 may be selected to be greater than or equal to the greater of threshold voltages VTH0 and VTH1 of State0 and State1, respectively. For example, |VW0|=|VW1|=6V, VTH1=4.5V, and VTH0=5.5V. In some embodiments, the write pulses may have the same magnitude as read pulses. In some embodiments, the write pulses may have greater magnitudes than the read pulses.
As illustrated in
A variety of writing and reading protocols may be used with a memory cell having the threshold voltage properties as described in reference to
A read pulse of voltage VR may be applied to the memory cell. The read pulse may be the same polarity each time the read pulse is applied. In
A sense amplifier coupled to a bit line associated with the read memory cell may be used to detect a current through the memory cell. The sense amplifier may be configured to sense the current through the memory cell responsive to the read operation and provide an output signal indicative of the logic state stored by the memory cell. The sense amplifier may be included in a memory that includes the memory cell. For example, the sense amplifier may be included with other read and write circuits, decoding circuits, register circuits, etc. of the memory that may be coupled to a memory array.
When a read pulse is applied to a memory cell in State1, the memory cell conducts current due to the read pulse exceeding the threshold voltage of the memory cell. The sense amplifier may detect a current IS through the memory cell. When a read pulse is applied to a memory cell in State0, the memory cell does not conduct current due to the read pulse not exceeding the threshold voltage of the memory cell. The sense amplifier may detect little or no current through the memory cell. A threshold current ITH may be defined for sensing the logic state stored by the memory cell. The threshold current ITH may be set above a current that may pass through the memory cell when the memory cell does not threshold in response to the read pulse, but equal to or below an expected current through the memory cell when the memory cell does threshold in response to the read pulse. That is, the threshold current ITH should be higher than a leakage current of the bit line and/or word line. When sense amplifier detects Is≥ITH, State1 may be read from the memory cell. When sense amplifier detects Is<ITH, State0 may be read from the memory cell. In some embodiments, a logic state stored by a memory cell may be based on a resulting voltage from the Is current in response to a read pulse. For example, the resulting voltage may be compared relative to a reference voltage, with a resulting voltage less than the reference voltage corresponding to a first logic state and a resulting voltage greater than the reference voltage corresponding to a second logic state.
The method 500 for reading a memory cell may be non-destructive. That is, the logic state of the memory cell may not need to be rewritten after the memory cell is read. In some embodiments, the logic state of the memory cell may be refreshed at periodic intervals by applying the appropriate write pulse in order to maintain the stored logic states. Refreshing the memory cell may reduce or eliminate read disturb errors. In some embodiments, refreshing the logic state of the memory cell may not be needed.
At Step 605, read pulse Read1 is applied to the memory cell. A first threshold voltage VTHF of the memory cell is measured at Step 610. At Step 615, read pulse Read2 is applied to the memory cell, and a second threshold voltage VTHS is measured at 620. In some embodiments, the measuring of the threshold voltage of the memory cell may be performed concurrently with the application of the read pulses. For example, as the Read1 pulse ramps to the maximum voltage VR, the voltage at which the memory cell conducts current is determined and represents the first threshold voltage VTHF. Likewise, as the Read2 pulse ramps to the maximum voltage VR, the voltage at which the memory cell conducts current is determined and represents the second threshold voltage VTHS.
At Step 625, the difference between VTHF and VTHS is determined. As described previously, if a memory cell is written with a write pulse having a polarity opposite the read pulse, the memory cell will exhibit a higher threshold voltage when read. However, if the read pulse has a voltage high enough to threshold the memory cell, the memory cell will exhibit a lower threshold voltage during a subsequent read. This property is illustrated in
In some embodiments, Read1 and Read2 may not ramp all the way to VR. Rather, Read1 and Read2 may ramp only until a respective threshold voltage has been detected.
The method 600 for reading a memory cell may be destructive. That is, the application of Read1 and Read2 change the threshold voltage of the memory cell, and thus, change the logic state of the memory cell. Consequently, the logic state of the memory cell may need to be rewritten after the memory cell is read. For example, a memory cell in State0 may change to State1 during the read operation. The logic state of the memory cell may be rewritten following Step 625.
Although Read1 and Read2 have been described with reference to
In an alternative embodiment not shown in
In some embodiments, a memory cell may be written to by a single write pulse of either a first or a second polarity as previously described in reference to
At Step 805, a read pulse is applied to the memory cell and the logic state of the memory cell is sensed at Step 810. In some embodiments, reading the memory cell at Steps 805 and 810 may be implemented using the method 500 shown in
Other writing and reading protocols and/or modifications to the protocols described herein may be used without departing from the principles of the disclosure. For example, in some methods, sensing currents and/or voltages may be limited to a specific time period. The time period may be from the initiation of a read pulse to a point in time after the initiation of the read pulse (e.g., 20 ns). In some embodiments, a memory cell may be read in a forward polarity and written in either the forward or reverse polarity. In some embodiments, the memory cell may be read in a reverse polarity and written in either the forward or reverse polarity.
In some embodiments, the chalcogenide material of the memory cell may exhibit a greater difference between threshold voltages of two logic states when read in a reverse polarity. In some embodiments, the chalcogenide material of the memory cell may exhibit a greater difference between threshold voltages of two logic states when read in a forward polarity. The polarity of the read pulses may be selected to provide the greatest difference between threshold voltages.
In an alternative embodiment of the disclosure, the protocols for reading and writing a memory cell with different voltage polarities as described in reference to
Commands, address information, and write data may be provided to the memory 1100 as sets of sequential input/output (I/O) transmitted through an I/O bus 1128. Similarly, read data may be provided from the memory 100 through the I/O bus 1128. A data strobe signal DQS may be transmitted through a data strobe bus 130. The DQS signal may be used to provide timing information for the transfer of data to the memory or from the memory. The I/O bus 1128 is connected to an I/O control circuit 1120 that routes data signals, address information signals, and other signals between the I/O bus 1128 and an internal data bus 1122, an internal address bus 1124, and an internal command bus 1126. An address register 1125 may be provided address information by the I/O control circuit 1120 to be temporarily stored. The I/O control circuit 1120 is coupled to a status register 1134 through a status register bus 1132. Status bits stored by the status register 1134 may be provided by the I/O control circuit 1120 responsive to a read status command provided to the memory 1100. The status bits may have respective values to indicate a status condition of various aspects of the memory and its operation.
The memory 1100 also includes a control logic 1110 that receives a number of control signals either externally (e.g., CE #, CLE, ALE, CLK, W/R #, and WP #) or through the command bus 1126 to control the operation of the memory 1100. A command register 1136 is coupled to the internal command bus 1126 to store information received by the I/O control circuit 1120 and provide the information to the control logic 1110. The control logic 1110 may further access a status register 134 through the status register bus 1132, for example, to update the status bits as status conditions change. The control logic 1110 is further coupled to a ready/busy circuit 1138 to control a value (e.g., logic value) of a ready/busy signal R/B # that may be provided by the memory 1100 to indicate whether the memory is ready for an operation or is busy. The control logic 1110 may be configured to provide internal control signals to various circuits of the memory 1100. For example, responsive to receiving a memory access command (e.g., read, write, program), the control logic 1110 may provide internal control signals to control various memory access circuits to perform a memory access operation. The various memory access circuits are used during the memory access operation, and may generally include circuits such as row and column decoders, signal line drivers, data 1180 and cache registers 1170, 1/O circuits, as well as others.
The address register 1125 provides block-row address signals to a row decoder 1140 and column address signals to a column decoder 1150. The row decoder 1140 and column decoder 1150 may be used to select blocks of memory cells for memory operations, for example, read, program, and erase operations. The row decoder 1140 and/or the column decoder 1150 may include one or more signal line drivers configured to provide a biasing signal to one or more of the signal lines in the memory array 1160.
In some embodiments, during a write operation on a memory cell of the memory array 1160, a first voltage (e.g., 0V) may be provided to a selected word and a second voltage may be provided to a selected bit line. The memory cell may be at the intersection of the selected word line and bit line. The second voltage may be higher or lower than the voltage provided to the word line, based on the logic state to be stored at the address corresponding to the selected word line and bit line (e.g., −6V for ‘1’ and +6V for ‘0’). In some embodiments, during a write operation, the selected bit line may always be provided a specific voltage, and the word line may be provided a voltage higher or lower than the voltage of the bit line, based on the logic state to be stored at the address.
In some embodiments, during a read operation on a memory cell, a first voltage (e.g., 0V) may be provided to a selected word line and a second voltage (e.g., −5V, +5V) may be provided to a selected bit line. The memory cell may be at the intersection of the selected word line and bit line. The second voltage may be greater than or less than the first voltage provided to the word line, however, the second voltage may provide the same voltage polarity for every read operation. The logic state of the memory cell may be sensed by a sense amplifier coupled to the selected bit line. The sensed logic state of the memory cell may be provided to the data register 180.
The memory cells 1225 can be resistance variable memory cells, e.g., RRAM cells, CBRAM cells, PCRAM cells, and/or STT-RAM cells, among other types of memory cells. The memory cell 1225 can include a material programmable to different data states (e.g., chalcogenide). For instance, the memory cell 1225 may be written to store particular levels corresponding to particular data states responsive to applied writing voltage and/or current pulses, for instance. Embodiments are not limited to a particular material or materials. For instance, the material can be a chalcogenide formed of various doped or undoped materials. Other examples of materials that can be used to form storage elements include binary metal oxide materials, colossal magnetoresistive materials, and/or various polymer based resistance variable materials, among others.
In operation, the memory cells 1225 of array 1200 can be written to by applying a voltage, e.g., a write voltage, across the memory cells 1225 via selected word lines 1230-0, 1230-1, . . . , 1230-N and bit lines 1220-0, 1220-1, . . . , 1220-M. A sensing, e.g., read, operation can be used to determine the data state of a memory cell 1225 by sensing current, for example, on a bit line 1220-0, 1220-1, . . . , 1220-M corresponding to the respective memory cell responsive to a particular voltage applied to the selected word line 1230-0, 1230-1, . . . , 1230-N to which the respective cell is coupled.
Memories in accordance with embodiments of the present invention may be used in any of a variety of electronic devices including, but not limited to, computing systems, electronic storage systems, cameras, phones, wireless devices, displays, chip sets, set top boxes, or gaming systems.
From the foregoing it will be appreciated that, although specific embodiments of the invention have been described herein for purposes of illustration, various modifications may be made without deviating from the spirit and scope of the invention. Accordingly, the invention is not limited except as by the appended claims.
This application is a continuation of U.S. patent application Ser. No. 16/137,950, filed Sep. 21, 2018 and issued as U.S. Pat. No. 10,418,102 on Sep. 17, 2019, which is a continuation of Ser. No. 14/932,746, filed Nov. 4, 2015 and issued as U.S. Pat. No. 10,134,470 on Nov. 20, 2018. The aforementioned applications, and issued patents, are incorporated by reference herein, in their entirety, and for any purposes.
Number | Name | Date | Kind |
---|---|---|---|
4063224 | Kirschner | Dec 1977 | A |
7106625 | Yeh | Sep 2006 | B2 |
7200045 | Lue | Apr 2007 | B2 |
7289359 | Kuo et al. | Oct 2007 | B2 |
7295407 | Yuasa et al. | Nov 2007 | B2 |
7324377 | Lee | Jan 2008 | B2 |
7394680 | Toda et al. | Jul 2008 | B2 |
7515461 | Happ et al. | Apr 2009 | B2 |
8077505 | Chen et al. | Dec 2011 | B2 |
8111541 | Lai et al. | Feb 2012 | B2 |
8299571 | Ozawa et al. | Oct 2012 | B2 |
8450713 | Awaya et al. | May 2013 | B2 |
8729523 | Pio | May 2014 | B2 |
8829646 | Lung et al. | Sep 2014 | B2 |
8841649 | Pio | Sep 2014 | B2 |
9105838 | Haimoto et al. | Aug 2015 | B2 |
9728584 | Ramaswamy et al. | Aug 2017 | B2 |
9799381 | Tortorelli et al. | Oct 2017 | B1 |
9805794 | Li et al. | Oct 2017 | B1 |
9978810 | Pellizzer | May 2018 | B2 |
10134470 | Tortorelli et al. | Nov 2018 | B2 |
10157670 | Pirovano et al. | Dec 2018 | B2 |
10163506 | Pirovano et al. | Dec 2018 | B2 |
10418102 | Tortorelli | Sep 2019 | B2 |
10446226 | Tortorelli et al. | Oct 2019 | B2 |
10600481 | Pirovano et al. | Mar 2020 | B2 |
10629651 | Pellizzer | Apr 2020 | B2 |
10734446 | Pellizzer | Aug 2020 | B2 |
20040042259 | Campbell et al. | Mar 2004 | A1 |
20040062071 | Rodriguez et al. | Apr 2004 | A1 |
20060233019 | Kostylev et al. | Oct 2006 | A1 |
20070047300 | Lee et al. | Mar 2007 | A1 |
20080025089 | Scheuerlein et al. | Jan 2008 | A1 |
20080112211 | Toda | May 2008 | A1 |
20080205147 | Santin et al. | Aug 2008 | A1 |
20080212363 | Fuji | Sep 2008 | A1 |
20090020745 | Jeong et al. | Jan 2009 | A1 |
20090034325 | Lowrey et al. | Feb 2009 | A1 |
20090040813 | Kang et al. | Feb 2009 | A1 |
20090052231 | Kurotsuchi et al. | Feb 2009 | A1 |
20090052236 | Bae et al. | Feb 2009 | A1 |
20090109737 | Kostylev | Apr 2009 | A1 |
20090116272 | Kim et al. | May 2009 | A1 |
20090154222 | Chien et al. | Jun 2009 | A1 |
20090201740 | Willer et al. | Aug 2009 | A1 |
20090279350 | Chen et al. | Nov 2009 | A1 |
20100020606 | Yamada | Jan 2010 | A1 |
20100067291 | Fuji | Mar 2010 | A1 |
20100208508 | Baek et al. | Aug 2010 | A1 |
20100219392 | Tabuchi et al. | Sep 2010 | A1 |
20100226163 | Savransky | Sep 2010 | A1 |
20100284211 | Hennessey | Nov 2010 | A1 |
20110007545 | Jin et al. | Jan 2011 | A1 |
20110294290 | Nakanishi et al. | Dec 2011 | A1 |
20110305075 | Lowrey et al. | Dec 2011 | A1 |
20110316063 | Tang et al. | Dec 2011 | A1 |
20120063245 | Sonehara | Mar 2012 | A1 |
20120168705 | Liu et al. | Jul 2012 | A1 |
20120195100 | Saitoh et al. | Aug 2012 | A1 |
20120327708 | Du et al. | Dec 2012 | A1 |
20130026438 | Wang et al. | Jan 2013 | A1 |
20130044534 | Kawai et al. | Feb 2013 | A1 |
20130044537 | Ishigaki et al. | Feb 2013 | A1 |
20130078776 | Kim et al. | Mar 2013 | A1 |
20130094275 | Chen | Apr 2013 | A1 |
20130135924 | Pantazi et al. | May 2013 | A1 |
20130200326 | Ju et al. | Aug 2013 | A1 |
20130229846 | Chien et al. | Sep 2013 | A1 |
20130322167 | Krebs | Dec 2013 | A1 |
20140043911 | Samachisa et al. | Feb 2014 | A1 |
20140061574 | Pio | Mar 2014 | A1 |
20140061577 | Kanno et al. | Mar 2014 | A1 |
20140063898 | Fantini et al. | Mar 2014 | A1 |
20140077142 | Choi | Mar 2014 | A1 |
20140131653 | Lee et al. | May 2014 | A1 |
20140192585 | Hashim et al. | Jul 2014 | A1 |
20140198553 | Lung | Jul 2014 | A1 |
20140217349 | Hopkins | Aug 2014 | A1 |
20140268998 | Jo | Sep 2014 | A1 |
20140321194 | Sonehara | Oct 2014 | A1 |
20140325120 | Park et al. | Oct 2014 | A1 |
20150044849 | Pio | Feb 2015 | A1 |
20150069635 | Kim et al. | Mar 2015 | A1 |
20150074326 | Castro | Mar 2015 | A1 |
20150162080 | Song | Jun 2015 | A1 |
20150187416 | Bedeschi | Jul 2015 | A1 |
20150243336 | Karpov et al. | Aug 2015 | A1 |
20150287460 | Lee et al. | Oct 2015 | A1 |
20150311031 | Platzgummer et al. | Oct 2015 | A1 |
20150311256 | Rabkin et al. | Oct 2015 | A1 |
20160126455 | Hayashi et al. | May 2016 | A1 |
20160133319 | Fantini et al. | May 2016 | A1 |
20160225459 | Boysan et al. | Aug 2016 | A1 |
20160240249 | Kellam et al. | Aug 2016 | A1 |
20160336066 | Lin et al. | Nov 2016 | A1 |
20160336378 | Ohba | Nov 2016 | A1 |
20170125097 | Tortorelli et al. | May 2017 | A1 |
20170125484 | Pellizzer et al. | May 2017 | A1 |
20170330916 | Hong et al. | Nov 2017 | A1 |
20180040370 | Tortorelli et al. | Feb 2018 | A1 |
20180122468 | Pirovano et al. | May 2018 | A1 |
20180122472 | Pirovano et al. | May 2018 | A1 |
20180138240 | Pellizzer | May 2018 | A1 |
20180138241 | Pellizzer | May 2018 | A1 |
20190006006 | Pirovano et al. | Jan 2019 | A1 |
20190027218 | Tortorelli et al. | Jan 2019 | A1 |
20190295636 | Tortorelli et al. | Sep 2019 | A1 |
20190325957 | Tortorelli et al. | Oct 2019 | A1 |
20200365659 | Pellizzer | Nov 2020 | A1 |
Number | Date | Country |
---|---|---|
101847647 | Sep 2010 | CN |
104871313 | Aug 2015 | CN |
2005012186 | Jan 2005 | JP |
2005514719 | May 2005 | JP |
2005317787 | Nov 2005 | JP |
2006514392 | Apr 2006 | JP |
2006514393 | Apr 2006 | JP |
2006324625 | Nov 2006 | JP |
2007088626 | Apr 2007 | JP |
2007220281 | Aug 2007 | JP |
2007324544 | Dec 2007 | JP |
2008113010 | May 2008 | JP |
2008217889 | Sep 2008 | JP |
2009054274 | Mar 2009 | JP |
2009534835 | Sep 2009 | JP |
2010192521 | Apr 2010 | JP |
2010244607 | Oct 2010 | JP |
2010287872 | Dec 2010 | JP |
2012064254 | Mar 2012 | JP |
2013012285 | Jan 2013 | JP |
2013114726 | Jun 2013 | JP |
2014216047 | Nov 2014 | JP |
20090045653 | May 2009 | KR |
20090057232 | Jun 2009 | KR |
20120073086 | Jul 2012 | KR |
20130095959 | Aug 2013 | KR |
20140128482 | Nov 2014 | KR |
20150046165 | Apr 2015 | KR |
20150065446 | Jun 2015 | KR |
201145279 | Dec 2011 | TW |
201212318 | Mar 2012 | TW |
201515197 | Apr 2015 | TW |
2003054887 | Jul 2003 | WO |
2004084229 | Sep 2004 | WO |
2007088626 | Aug 2007 | WO |
2011087038 | Jul 2011 | WO |
2011121970 | Oct 2011 | WO |
2014103577 | Jul 2014 | WO |
20140176075 | Oct 2014 | WO |
2017078932 | May 2017 | WO |
2017078988 | May 2017 | WO |
2018031217 | Feb 2018 | WO |
2018080615 | May 2018 | WO |
Entry |
---|
Office Action dated Mar. 26, 2018 for Taiwanese Application No. 105136005, pp. all. |
U.S. Appl. No. 15/231,518, entitled: “Apparatuses Including Multi-Level Memory Cells and Methods of Operation of Same”, filed Aug. 8, 2016; pp. all. |
U.S. Appl. No. 15/854,656, entitled ‘Three-Dimensional Memory Apparatuses and Methods of Use’, filed Dec. 26, 2017, pp. all. |
U.S. Appl. No. 15/855,958, entitled ‘Three-Dimensional Memory Apparatus and Method of Manufacturing the Same’, filed Dec. 27, 2017, pp. all. |
U.S. Appl. No. 16/137,950, titled “Apparatuses and Methods Including Memory and Operation of Same”, filed Sep. 21, 2018, pp. all. |
U.S. Appl. No. 16/436,734 titled “Apparatuses Including Multl-Level Memory Cells and Methods of Operation of Same”; filed Jun. 10, 2019, pp. all. |
U.S. Appl. No. 16/105,874 titled “Apparatuses Including Memory Cells and Methods of Operation of Same” filed Aug. 20, 2018; pp. all. |
U.S. Appl. No. 15/841,118 entitled “Apparatuses Including Memory Cells and Methods of Operation of Same” filed Dec. 13, 2017, pp. all. |
Extended European Search Report dated May 10, 2019 for Appl. No. 16862719; pp. all. |
ISR/WO for International Application No. PCT/US2016/058714; dated Feb. 3, 2017; pp. all. |
Translation of JP Office Action dated Apr. 23, 2019 for Appl. No. 2018-522576, 7 pgs. |
U.S. Appl. No. 15/338,154, entitled “Apparatuses Including Memory Cells and Methods of Operation of Same”, filed Oct. 28. 2016; pp. all. |
Chen, et al., “An Access-Transistor-Free (0T/1R) Non-Volatile Resistance Random Access Memory (RRAM) Using a Novel Threshold Switching, Self-Rectifying Chalcogenide Device”, Electron Devices Meeting, Dec. 2003. IEDM '03 Technical Digest. IEEE International: 4 pages. |
First Office Action dated Jul. 5, 2019 for Korean application No. 10-2018-7015195, pp. all. |
Kang, J.F. et al., Scaling and Operation Characteristics of HFOX Based Vertical RRAM for 3D Cross-Point Architecture, IEEE Jul. 2014, 4 pages. |
4th Office Action dated Aug. 4, 2020 for KR Application No. 10-2018-7015195. |
U.S. Appl. No. 16/983,987, titled Three-Dimensional Memory Apparatuses and Methods of Use, date Aug. 3, 2020. |
Second Office Action dated Jan. 28, 2020 for KR Application No. 10-2018-7015195; pp. all. |
Third Office Action dated Jun. 4, 2020 for KR Application No. 10-2018-7015195, 3 pgs. |
EP Office Action dated Sep. 16, 2020 for EP Application No. 16862719.8, pp. all. |
JP Office Action dated Sep. 8, 2020 for JP Application No. 2019-161800, pp. all. |
Second Office Action dated Dec. 8, 2020 for JP Application No. 2019-161800, pp. all. |
Translation of KR Office Action dated Nov. 12, 2020 for KR Application No. 10-2020-7025118, pp. all. |
Number | Date | Country | |
---|---|---|---|
20190325957 A1 | Oct 2019 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 16137950 | Sep 2018 | US |
Child | 16455561 | US | |
Parent | 14932746 | Nov 2015 | US |
Child | 16137950 | US |