Claims
- 1. An electronic memory device integrated on a semiconductor substrate and having a plurality of matrix-type topography self-aligned gate regions formed by a plurality of parallel word lines substantially orthogonal to a plurality of parallel bit lines, wherein each of the self-aligned gate regions comprises:a first conducting layer on the semiconductor substrate; an intermediate dielectric layer placed on top of the first conducting layer; a second conducting layer placed on top of the dielectric layer; and a third conducting layer for the definition of the word lines wherein the third and the second conducting layer and the dielectric layer are etched away between word lines to align vertically to the semiconductor substrate to form a vertically aligned line without any substantial undercuts with respect to the vertically aligned line and the first conducting layer is isotropically etched thereby no part of the first conducting layer of the gate regions in a word line is extending outside of the vertically aligned line formed by the dielectric, the second conducting and the third conducting layer and a portion of the first conducting layer further including a substantial undercut with respect to the vertically aligned line.
- 2. The electronic memory device of claim 1 wherein the first and the second conducting layer are polysilicon.
- 3. The electronic memory device of claim 1 wherein the dielectric layer is an interpoly ONO.
- 4. The electronic memory device of claim 1 wherein the third conducting layer is provided by means of successive depositions of a first and a second layer having different chemical composition.
- 5. The electronic memory device of claim 4 wherein the first layer is a polysilicon.
- 6. The electronic memory device of claim 4 wherein the second layer is a silicide.
- 7. The electronic memory device of claim 6 wherein the second layer is a tungsten silicide.
Priority Claims (1)
Number |
Date |
Country |
Kind |
96830649 |
Dec 1996 |
IT |
|
CROSS-REFERENCE TO RELATED APPLICATION
This application is a divisional of pending U.S. patent application Ser. No. 08/997,499, filed Dec. 23, 1997, now U.S. Pat. No. 6,130,165.
US Referenced Citations (8)
Foreign Referenced Citations (1)
Number |
Date |
Country |
573728 |
Dec 1993 |
EP |
Non-Patent Literature Citations (1)
Entry |
S. Wolf and R.N. Tauber, Silicon Processing for the VLSI Era, vol. 1, Lattice Press, p. 553 (1986). |