Claims
- 1 A scan test configuration of circuit within an integrated circuit, said scan test configuration comprising,
multiple scan paths each having a scan input terminal, scan output terminal, a scan enable input terminal, and a scan clock input terminal, decode logic having externally accessible control input terminals and separate scan clock output terminals, a connection formed between the scan input terminals, a connection formed between one scan enable input terminals, and connections formed between ones of the separate scan clock output terminals and said scan clock input terminals such that each separate scan clock output terminal is connected to only one of said scan clock input terminals.
- 2 An integrated circuit comprising;
a scan path having a scan input, a scan output, a scan clock input, and a scan enable input, test control input terminals on the integrated circuit; combinational logic within the integrated circuit for inputting said test control inputs and for outputting, in response to said control inputs, a scan enable output, and a connection formed between said scan enable output and said scan enable input.
- 3 A scan test configuration of a circuit within an integrated circuit, said scan test configuration comprising,
multiple scan paths each having a scan input terminal, scan output terminal, a scan enable input terminal, and a scan clock input terminal, decode logic having externally accessible control input terminals, at least one scan clock output terminal, and at least one scan enable output terminal, a connection formed between said at least one scan enable output terminal and said scan enable input terminals, and a connection formed between said at least one scan clock output terminal and said scan clock input terminals.
- 4 A scan test configuration of a circuit within an integrated circuit, said scan test configuration comprising,
multiple scan paths each having a scan input terminal, scan output terminal, a scan enable input terminal, and a scan clock input terminal, decode logic having externally accessible control input terminals, scan clock output terminals, and a scan enable output terminal, a connection formed between said scan enable output terminal and said scan enable input terminals, and separate connections formed between each of said scan clock output terminals and one of said scan clock input terminals.
- 5 A scan test configuration of a circuit within an integrated circuit, said scan test configuration comprising,
multiple scan paths each having a scan input terminal, scan output terminal, a scan enable input terminal, and a scan clock input terminal, externally provided control input terminals, a connection formed between the scan input terminals, a connection formed between at least one of said externally provided control input terminals and the scan enable input terminals, and connections formed between other ones of said externally provided control input terminals and said scan clock input terminals such that each scan clock input terminal may be operated separate from the other scan clock input terminals.
Parent Case Info
[0001] This disclosure TI-32158 relates to and incorporates by reference TI patent application Ser. No. 60/187,972 (TI-30725), filed Mar. 9, 2000, Adapting Low Power Scan Architectures for Low Power Operation.
Divisions (1)
|
Number |
Date |
Country |
| Parent |
09997462 |
Nov 2001 |
US |
| Child |
10886189 |
Jul 2004 |
US |