Automated combi deposition apparatus and method

Information

  • Patent Grant
  • 6768213
  • Patent Number
    6,768,213
  • Date Filed
    Wednesday, November 28, 2001
    22 years ago
  • Date Issued
    Tuesday, July 27, 2004
    20 years ago
Abstract
A method and system for protecting global alignment marks during the fabrication of wafers are described. A semiconductor wafer-in-process includes a substrate having one or more global alignment sites, each site having an alignment mark. A photoresist material is deposited over the wafer-in-process, including over the alignment marks. A stepper or other suitable device exposes full field images over the entire wafer-in-process, thus exposing a portion of the photoresist material covering the alignment marks which is developed. A globule of protective material is deposited over the patterned photoresist over the alignment marks, thus protecting them during a subsequent etching step. The globule of protective material can also be deposited over a portion of any other adjacent structures which need protection during etching.
Description




FIELD OF THE INVENTION




The present invention relates generally to semiconductor wafer fabrication, and more particularly to the protection of global alignment mark sites during etching and other fabrication processes.




BACKGROUND




Rapid thermal process (RTP) reactors have been utilized for some time in the processing of semiconductor wafers. RTP reactors have a significantly shorter process cycle than conventional reactors. For example, while conventional reactors require forty to ninety minutes for processing wafers, RTP reactors need only two to fifteen minutes.




One attendant problem created through the use of RTP reactors is that a high temperature gradient often is generated across the wafer-in-process which leads to plastic deformation. The deformation that occurs is more highly non-correctable along the periphery of the wafer-in-process where non-patterned areas exist.




Global alignment marks are generally sited in non-patterned areas at or near a wafer's periphery, thus rendering them more susceptible to deformation effects than other non-patterned areas nearer the center of the wafer. A suggested method for reducing the deformation effects in global alignment mark (also known as combi) sites is to pattern the sites to reduce the amount of non-patterned area. U.S. patent application Ser. No. 09/587,297, entitled OVERLAY ERROR REDUCTION BY MINIMIZATION OF UNPATTERNED WAFER AREA, having as a named inventor Ziad R. Hatab, filed on Jun. 5, 2000, describes partial patterning combi sites to diminish non-correctable misalignments. The entire disclosure of the Hatab application is incorporated herein by reference.




Although this technique of partial patterning combi sites diminishes non-correctable misalignments, one difficulty encountered is that partial patterning using a stepper is time consuming and more difficult to accomplish than full-field patterning.




There exists a need for a less time intensive procedure for patterning combi sites while simultaneously protecting the combi sites from damage due to one or more subsequent processing steps.




SUMMARY




The invention provides a semiconductor wafer-in-process which includes a substrate, one or more global alignment sites located on a surface of the substrate, each site including a global alignment mark, a partially developed layer of photoresist material over the global alignment mark, and a globule of protective material deposited over one or more of the global alignment sites which protects the global alignment sites during an etch of a wafer using the patterned photoresist material.




The invention also provides a semiconductor wafer-in-process that includes a substrate, one or more global alignment sites located on a surface of the substrate, each site including a global alignment mark, conductive patterning positioned peripheral to the marks, and a globule of protective material deposited over one or more of the global alignment sites and a portion of the conductive patterning to protect the sites and the conductive patterning during subsequent etching operations.




The invention further provides a system for depositing protective material globules on a wafer-in-process. The system includes a protective material deposition device including a chamber adapted to receive and retain protective material and a nozzle extending from said chamber. The system also includes a base upon which the wafer-in-process is supported.




The invention further provides a method of fabricating a semiconductor wafer having one or more global alignment sites. The method includes coating the wafer with a photoresist material including over the global alignment sites, exposing one or more portions of the photoresist material including over the global alignment sites, developing the exposed portions of the photoresist material, and depositing a protective material globule over one or more global alignment sites to protect them during an etch of the wafer.




The invention also provides a method of protecting conductive patterning during fabrication of a semiconductor wafer-in-process having a substrate, one or more global alignment sites, each having a global alignment mark. The method includes fabricating conductive patterning at a position peripheral to the global alignment mark, patterning a photoresist material layer on the wafer, and depositing a protective material globule over the alignment marks and at least partially over the conductive patterning to protect both during an etch of the wafer using the patterned photoresist material.




These and other advantages and features of the invention will be more readily understood from the following detailed description which is provided in connection with the accompanying drawings.











BRIEF DESCRIPTION OF THE DRAWINGS





FIG. 1

is a view from the top of a wafer-in-process constructed in accordance with an embodiment of the invention.





FIG. 2

is a side view of the wafer-in-process of FIG.


1


.





FIG. 3

is a side view of the wafer-in-process of

FIG. 1

showing a photoresist layer.





FIG. 4

is a side view illustrating the exposure of the photoresist layer of FIG.


3


.





FIG. 5

is a side view of the wafer-in-process of

FIG. 3

showing the development of the photoresist layer.





FIG. 6

is a partial cross-sectional view taken along line VI—VI of FIG.


1


.





FIG. 7

is a view from the top of the wafer-in-process of

FIG. 1

showing photoresist globules.





FIG. 8

is a partial cross-sectional view taken along line VIII—VIII of FIG.


7


.





FIG. 9

is a side view of the wafer-in-process of

FIG. 1

showing etched portions.





FIG. 10

is a view from the top of a global alignment mark.





FIG. 11

is a partial cross-sectional view taken along line XI—XI of the global alignment mark of FIG.


10


.





FIG. 12

is another partial cross-sectional view of the global alignment mark of

FIG. 11

showing etched metallic patterning.





FIG. 13

is a partial cross-sectional view of a global alignment mark covered by a photoresist glob in accordance with an embodiment of the invention.





FIG. 14

is a side view of a photoresist globule deposition device constructed in accordance with an embodiment of the invention.





FIG. 15

is a partial cross-sectional view of the nozzle of the deposition device of FIG.


14


.





FIG. 16

is a flow diagram of the steps for selectively placing photoresist on global alignment marks in accordance with an embodiment of the invention.











DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENTS




The terms “wafer”, “wafer-in-process” and “substrate” as used herein are to be understood as including silicon, silicon-on-insulator (SOI), or silicon-on-sapphire (SOS) technology, doped and undoped semiconductors, epitaxial layers of silicon supported by a base semiconductor foundation, and other semiconductor structures. Furthermore, when reference is made to a “wafer”, “wafer-in-process” or “substrate” in the following description, previous process steps may have been utilized to form regions or junctions in or on the base semiconductor structure or foundation. In addition, the semiconductor need not be silicon-based, but could be based on silicon-germanium, germanium, or gallium arsenide.




Referring to

FIGS. 1-9

, a wafer-in-process


10


is shown in various stages of fabrication. The wafer-in-process


10


may be formed of any materials suitable for semiconductor fabrication. The wafer-in-process


10


includes a substrate


12


, which may be formed of silicon or other semiconductor material which may have one or more layers of material on it which have been patterned and fabricated to define device features.




A plurality of global alignment mark sites, also known as combi sites,


14


are shown on substrate


12


roughly evenly separated from one another. The combi sites


14


are located along a periphery of the substrate


12


. As shown, four such combi sites


14


are located on the substrate; however, any number of such sites


14


capable of containing combi marks which are used to provide proper fabrication alignment is within the scope of the invention.




As noted above, combi marks, such as the combi mark


50


shown in

FIGS. 1

,


3


-


6


and


10


, are located within sites


14


in non-patterned (unfabricated) areas of the substrate


12


. Device fabrication is typically not performed at a wafer's periphery, and so designers generally locate the combi sites


14


, and hence the combi marks


50


, there. Non-patterned areas located along the periphery of a wafer-in-process are susceptible to thermally induced, non-correctable plastic deformation. To reduce the plastic deformation experienced at combi sites, patterning used to form device features in other parts of the wafer is also deposited on the combi sites. This process will now be described.




A typical combi


50


is shown in

FIG. 10

as positioned within the combi site


14


and includes a plurality of parallel grooves


52


bundled into a pair of sets


51


,


53


, and a second plurality of parallel grooves


56


bundled into a second pair of sets


55


,


57


. The grooves


56


are generally perpendicular to the grooves


52


. The sets


51


,


53


,


55


,


57


are arranged close to one another and roughly in a square shape. Each set is adjacent to sets with grooves going in different directions from it. For example, set


51


is adjacent to sets


55


and


57


, which have grooves


56


perpendicular to grooves


52


of set


51


. Positioned interior to each of the sets


51


,


53


,


55


,


57


is a cross-shaped groove


58


.




The surface of the substrate


12


will undergo a fabrication step which includes applying a photoresist, developing the photoresist to form a pattern for an etch step and then etching the substrate


12


top surface to form a plurality of features therein. To this end, a layer of photoresist material


20


is provided over the substrate


12


, including over the combi sites


14


and the combi marks


50


(FIG.


3


). The layer of photoresist material


20


is exposed through a mask


30


, such as a reticle (FIG.


4


). Specifically, radiant energy


32


extends through the mask


30


and exposes portions of the photoresist material


20


for feature fabrication.




Generally a stepper or other suitable exposure device (not shown) is used to expose the photoresist layer of wafers-in-process, such as the wafer-in-process


10


. Conventionally, steppers have performed full field exposures


45


(

FIG. 1

) of only the portions of a wafer-in-process that will be used to pattern a die. By full field exposure is meant that the steppers expose a full mask field for a full die. After exposing a first full field, the stepper then moves to another site and performs another full field exposure and so on until the locations capable of sustaining a full-field exposure on the wafer-in-process are exposed.




In an embodiment of the invention, a stepper or other suitable exposure device performs a plurality of full field exposures over the entire wafer-in-process


10


, including over the combi sites


14


as shown in FIG.


4


. Thus, the photoresist material


20


will be exposed through the mask


30


over the combi sites


14


in the same pattern as it is exposed over any other portion of the wafer-in-process


10


.




The exposed portions of the photoresist material


20


are developed (

FIGS. 5-6

) producing a plurality of openings


22


. As shown in

FIG. 6

, some of the photoresist material


20


covers a portion of the combi site


14


. A portion of the photoresist material


20


over the combi


50


has been developed in accordance with the field image, leaving an opening


22


in the photoresist material


20


which exposes the combi


50


.




The now patterned photoresist material


20


is next typically used to etch features into the substrate


12


. However, before etching is performed, and in accordance with the invention, the combi sites


14


are covered with a non-etchable material to provide protection from the etching process. Preferably, a protective material


40


is placed over the combi marks


50


and over the photoresist material


20


covering each combi site


14


(FIGS.


7


-


8


). The protective materials


40


fill in the openings


22


within the photoresist material


20


over the combi marks


50


and protect the combi marks


50


during subsequent etching process.




The protective materials


40


may be formed of any materials suitable for protecting the combi marks


50


from the deleterious effects of etching materials. Examples of suitable protective layers include polymeric materials, either with or without photoactive elements, such as novelac resin or photoresist; bottom anti-reflective coatings; spin-on glass materials; low dielectric constant materials; and, polyimides. It is to be understood that other materials suitable as protective materials are within the scope of the invention.




The next step is to etch the wafer-in-process


10


. The etching step etches the exposed substrate


12


, while being ineffective against the photoresist material


20


and the protective material layers


40


, and produces etched features, shown as grooves


13


, in the substrate


12


(FIG.


9


). After etching, the photoresist material


20


and the protective materials


40


are removed at the same time in a removal step, such as by ashing. Fabrication of the wafer using the now etched surface may now continue.




It is to be understood that the above described method may be performed on a base substrate


12


, and on additional, higher layers of material over substrates


12


. In this way, the combi marks


50


are protected during the processing of the substrates


12


, while the field patterning over the combi sites


14


reduces thermal stress-induced deformations, thus enabling the combi marks


50


to be used to maintain accurate registration between various layers over the substrate


12


.




There may be instances where a combi site


14


is immediately adjacent to a die structure, such as conductive patterning, which may become exposed during wafer processing and which needs to be protected during etching. In such instances, it may be necessary to provide a protective material layer over not only the combi marks


50


, but also over at least a portion of the conductive patterning to prevent it from being undesirably etched.




In the embodiment illustrated in

FIG. 11

, a pair of thin insulating material layers


60


,


62


are provided over the substrate


12


of a wafer-in-process


80


. Although two such layers are illustrated, none, one, or more than two layers may be employed. Conductive patterning


64


of an adjacent die area is located on the layer


62


. Overlaying the layers


60


,


62


and the patterning


64


is an intralayer dielectric (ILD) material


66


which is typically designed to protect the conductive patterning


64


. As shown, during processing of the wafer, for example chemical-mechanical polishing (CMP) processing, the ILD material


66


may dip toward the substrate


12


as a function of the grooves


56


, which are part of the combi marks


50


. In a subsequent etching step, the ILD material


66


may be insufficient to protect the conductive patterning


64


from being etched. This may result in damage to the conductive patterning


64


(FIG.


12


), causing cosmetic defects which in turn may lead to inspection problems.




To protect the conductive patterning


64


in areas adjacent the combi marks


50


, the protective material which is used to protect the combi marks


50


can be extended to also cover and protect adjacent conductive patterning


64


. This will now be described with reference to FIG.


13


.




A wafer-in-process


100


includes the substrate


12


, the insulation layers


60


,


62


, the ILD


66


, and the conductive patterning


64


. A protective material


70


is positioned over the ILD


66


and the grooves


56


and partially over the metallic patterning


64


. The protective material


70


may be formed of the same material as the protective material


40


. Thus, in a subsequent wet etching step, such as a CMP cleaning, the protective material


70


protects the metallic patterning


64


from damage. After the wet etching, a remainder of the protective material


70


is present between the metallic patterning and over the ILD


66


covering the grooves


56


of the combi marks


50


. A subsequent cleaning, such as ashing, will remove any remaining protective material


70


and the ILD


66


.





FIGS. 14-15

shows a photoresist deposition device


150


which may be used to deposit protective materials in accordance with the invention. The device


150


includes a chamber


152


in which is stored protective material. Extending from a lower portion of the chamber


152


is a nozzle


154


. The nozzle


154


is configured and dimensioned to eject protective materials, such as the protective materials


40


,


70


, and also vacuum away excess protective material from the protective material deposition sites. The device


150


may be an automated combi etcher which has been redesigned to be selectively usable in a deposition mode. Alternatively, the device


150


may function solely as a deposition device.




The nozzle


154


includes an inner conduit


158


through which material making up the protective material flows from the chamber


152


. The tip of the nozzle


154


is configured to produce a globule of the protective material, such as the protective material


40


,


70


. Nevertheless, it is possible that too much protective material may exit the nozzle


154


. External to the conduit


158


is an annulus


160


in fluid connection with the chamber


152


. A vacuum device


162


is in connection with the annulus


160


to facilitate reception of any excess protective material.




In operation, a wafer-in-process


10


is positioned on a base


156


such that a combi site


14


is beneath the nozzle


154


. Either the device


150


, the base


156


, or the wafer-in-process


10


can be moved to so position it. A globule of protective material


40


or


70


is then ejected from the nozzle


154


onto the combi site


14


. If too much protective material is ejected from the nozzle


154


, the vacuum device


162


is put into operation and excess protective material is sucked up the annulus


160


and back into the chamber


152


.





FIG. 16

outlines a method for depositing protective materials on combi sites to protect such sites from damage from other fabrication steps. At step


200


, the entire wafer-in-process


10


is coated with a layer of photoresist


20


as part of a wafer fabrication process. Portions of the photoresist


20


are exposed at step


202


, and those exposed portions are developed at step


204


. The wafer-in process is then polished, such as through a CMP polish, at step


206


. Protective materials


40


or


70


are then deposited over combi marks


50


at step


208


. The wafer-in-process


10


is then wet etched at step


210


. The remaining protective material


40


,


70


and ILD


66


is removed by ashing at step


212


. The foregoing steps may be applied for each masking layer which requires an etching step.




While the foregoing has described in detail preferred embodiments known at the time, it should be readily understood that the invention is not limited to the disclosed embodiments. Rather, the invention can be modified to incorporate any number of variations, alterations, substitutions or equivalent arrangements not heretofore described, but which are commensurate with the spirit and scope of the invention. Accordingly, the invention is not to be seen as limited by the foregoing description, but is only limited by the scope of the appended claims.



Claims
  • 1. A semiconductor wafer-in-process, comprising:a substrate; one or more global alignment sites located on a surface of said substrate, each said site including a global alignment mark; a patterned layer of photoresist material on said substrate; and a globule of protective material deposited over one or more said global alignment sites to protect said sites from an etching process using said patterned layer.
  • 2. The wafer-in-process of claim 1, wherein said patterned layer of photoresist is over said global alignment sites.
  • 3. The wafer-in-process of claim 2, wherein said globule of protective material is deposited over each global alignment site.
  • 4. The wafer-in-process of claim 1, wherein said globule of protective material includes one or more from the group consisting of polymeric materials with photoactive elements, polymeric materials without photoactive elements, bottom anti-reflective coatings, spin-on glass materials, low dielectric constant materials, and polyimides.
  • 5. The wafer-in-process of claim 1, comprising:conductive patterning positioned immediately adjacent to said sites; wherein said globule of protective material is also deposited over a portion of said conductive patterning for protecting said portion of conductive patterning from being etched.
  • 6. A system for depositing protective material globules on a wafer-in-process comprising:a protective material deposition device including: a chamber adapted to receive and retain protective material; and a nozzle extending from said chamber for dispensing the protective material; and a base upon which the wafer-in-process is supported.
  • 7. The system of claim 6, wherein said protective material deposition device is also capable of applying etching material to said wafer-in-process.
  • 8. The system of claim 6, further comprising a vacuum source, wherein said nozzle includes a conduit for dispensing the protective material and an annulus, said annulus being in connection with said vacuum source.
  • 9. The system of claim 8, wherein said vacuum source is adapted to pull excess protective material through said annulus.
Parent Case Info

This application is a divisional of application Ser. No. 09/586,952, filed on Jun. 5, 2000, which is hereby incorporated in its entirety by reference.

US Referenced Citations (6)
Number Name Date Kind
4779004 Tew et al. Oct 1988 A
5710407 Moore et al. Jan 1998 A
5733711 Juengling Mar 1998 A
5852497 Pramanik et al. Dec 1998 A
5982044 Lin et al. Nov 1999 A
6239031 Kepler et al. May 2001 B1
Non-Patent Literature Citations (1)
Entry
Jeffrey P. Hebb and Klavs F. Jensen, The Effect of Patterns on Thermal Sress During Rapid Thermal Processing of Silicon Wafer, IEEE Transaction on Semiconductor Manufacturing, vol. II, No. 1, Feb. 1998.