Claims
- 1. A semiconductor wafer-in-process, comprising:a substrate; one or more global alignment sites located on a surface of said substrate, each said site including a global alignment mark; a patterned layer of photoresist material on said substrate; and a globule of protective material deposited over one or more said global alignment sites to protect said sites from an etching process using said patterned layer.
- 2. The wafer-in-process of claim 1, wherein said patterned layer of photoresist is over said global alignment sites.
- 3. The wafer-in-process of claim 2, wherein said globule of protective material is deposited over each global alignment site.
- 4. The wafer-in-process of claim 1, wherein said globule of protective material includes one or more from the group consisting of polymeric materials with photoactive elements, polymeric materials without photoactive elements, bottom anti-reflective coatings, spin-on glass materials, low dielectric constant materials, and polyimides.
- 5. The wafer-in-process of claim 1, comprising:conductive patterning positioned immediately adjacent to said sites; wherein said globule of protective material is also deposited over a portion of said conductive patterning for protecting said portion of conductive patterning from being etched.
- 6. A system for depositing protective material globules on a wafer-in-process comprising:a protective material deposition device including: a chamber adapted to receive and retain protective material; and a nozzle extending from said chamber for dispensing the protective material; and a base upon which the wafer-in-process is supported.
- 7. The system of claim 6, wherein said protective material deposition device is also capable of applying etching material to said wafer-in-process.
- 8. The system of claim 6, further comprising a vacuum source, wherein said nozzle includes a conduit for dispensing the protective material and an annulus, said annulus being in connection with said vacuum source.
- 9. The system of claim 8, wherein said vacuum source is adapted to pull excess protective material through said annulus.
Parent Case Info
This application is a divisional of application Ser. No. 09/586,952, filed on Jun. 5, 2000, which is hereby incorporated in its entirety by reference.
US Referenced Citations (6)
Number |
Name |
Date |
Kind |
4779004 |
Tew et al. |
Oct 1988 |
A |
5710407 |
Moore et al. |
Jan 1998 |
A |
5733711 |
Juengling |
Mar 1998 |
A |
5852497 |
Pramanik et al. |
Dec 1998 |
A |
5982044 |
Lin et al. |
Nov 1999 |
A |
6239031 |
Kepler et al. |
May 2001 |
B1 |
Non-Patent Literature Citations (1)
Entry |
Jeffrey P. Hebb and Klavs F. Jensen, The Effect of Patterns on Thermal Sress During Rapid Thermal Processing of Silicon Wafer, IEEE Transaction on Semiconductor Manufacturing, vol. II, No. 1, Feb. 1998. |