Claims
- 1. A bipolar transistor formed in a first silicon epitaxial layer above a silicon substrate and in a second silicon epitaxial layer above said first silicon epitaxial layer, comprising a base in said second epitaxial layer disposed above a base-collector junction and an emitter, having an emitter top surface, disposed above said base and connected thereto by an emitter-base junction, said base-collector junction being disposed above a collector portion of said first epitaxial layer extending downwardly to a buried conductor extending horizontally to a vertical collector extension that extends upwardly to a collector contact, said base and said collector extension being separated horizontally by an insulating member, in which said insulating member has an insulating member top surface substantially coplanar with a first epitaxial surface of said first silicon epitaxial layer and substantially below said emitter top surface;
- a base contact layer of polysilicon is disposed above said insulating member with a polysilicon top surface;
- said second epitaxial layer of silicon containing said emitter is disposed above said first epitaxial layer, having a top surface substantially coplanar with said polysilicon top surface;
- a doped layer of a first dielectric, doped with a base dopant of a first polarity, is disposed above said second epitaxial layer's top surface and said polysilicon top surface, and has a base aperture therein above said emitter, said base aperture being separated horizontally from said layer of polysilicon by a horizontal link distance;
- a doped polysilicon emitter contact member, doped with an emitter dopant of a second polarity opposite said first polarity, is disposed in contact with said emitter top surface in said base aperture;
- a sidewall spacer of a second dielectric different from said first dielectric and impermeable to said dopant of said first polarity is disposed within said base aperture between said polysilicon emitter contact and said first dielectric;
- said layer of polysilicon above said insulating member is doped with said base dopant having a concentration gradient with a maximum at said polysilicon top surface abutting said first dielectric;
- a link region of said second epitaxial layer below said link distance is doped with said base dopant having a concentration gradient with a maximum at said second epitaxial layer's top surface abutting said first dielectric, said layer of polysilicon and said link region of said second epitaxial layer each having a predetermined concentration of said base dopant sufficient to form a conductive path extending from a base contact area of said layer of polysilicon through said link region of said second epitaxial layer to said base; and
- said emitter has a concentration gradient of said emitter dopant having a maximum at that portion of said second epitaxial layer's top surface abutting said polysilicon emitter contact member.
- 2. A transistor according to claim 1, further characterized in that:
- said polysilicon emitter contact member extends transversely above said doped layer of said first dielectric, whereby said polysilicon emitter contact member is separated vertically from said base contact layer by only said layer of said first dielectric.
- 3. A transistor according to claim 1, further characterized in that:
- a layer of said second dielectric, having a second dielectric top surface, is disposed above said layer of said first dielectric, said first and second dielectrics together having a predetermined dielectric thickness, and
- said polysilicon emitter contact member extends transversely above said layer of said second dielectric, whereby said polysilicon emitter contact member is separated vertically from said base contact layer by only said predetermined dielectric thickness.
- 4. A transistor according to claim 3, further characterized in that:
- said vertical collector extension has a collector top contact surface substantially coplanar with said insulating member top surface, whereby a step having a step height of a polysilicon thickness of said polysilicon layer and said predetermined dielectric thickness exists between said second dielectric top surface and said collector top surface.
- 5. A transistor according to claim 3, further characterized in that:
- said vertical collector extension has a collector top contact surface substantially coplanar with said emitter top surface, whereby a step having a step height of aid predetermined dielectric thickness exists between said second dielectric top surface and said collector top surface.
Parent Case Info
This is a divisional patent application of U.S. patent application Ser. No. 07/876,597, filed on Apr. 30, 1992 and now U.S. Pat. No. 5,234,846.
US Referenced Citations (12)
Foreign Referenced Citations (2)
Number |
Date |
Country |
63-21631 |
Jan 1988 |
JPX |
63-50791 |
Mar 1988 |
JPX |
Divisions (1)
|
Number |
Date |
Country |
Parent |
876597 |
Apr 1992 |
|