Claims
- 1. A planar self-aligned vertical bipolar transistor structure (FIG. 23), said structure comprising:
- a monolithic silicon substrate (1);
- a shallow depth silicon epitaxial layer having a substantially flat exposed top surface, said epitaxial layer having a thickness of approximately 2 micrometers;
- a shallow depth emitter region (FIG. 23, 12) formed in said expitaxial layer, said emitter region having an exposed essentially planar surface, said exposed planar surface of said emitter region being co-planar with said substantially flat exposed top surface of said epitaxial layer, said emitter region having a depth of approximately 200 nanometers;
- an intrinsic base region (FIG. 23, 19) formed in said epitaxial layer beneath said emitter region to provide an emitter-base junction, said emitter-base junction being substantially flat and having a predetermined area, said intrinsic base region having a depth measured from beneath said emitter-base junction of approximately 200 nanometers;
- an extrinsic base region (FIG. 23, 17) formed in said epitaxial layer, said extrinsic base laterally surrounding said emitter, said intrinsic base and emitter-base said junction;
- a collector region (FIG, 23, 4) formed in said epitaxial layer beneath said intrinsic base region to provide a base-collector junction, said base-collector junction being substantially flat and having an area essentially equal to said emitter-base junction;
- a subcollector region (FIG. 23, 3) contained in said monolithic silicon substrate beneath said collector and having a lateral extension in a first direction;
- a collector reach-through region (FIG. 23, 9) laterally displaced in said first direction from said vertical bipolar transistor, said collector reach-through region extending from said substantially flat exposed top surface of said epitaxial layer to said lateral extension of said subcollector region;
- an insulator region (FIG. 23, 6) positioned between said vertical bipolar transistor and said collector reach-through region, said insulator region having an upper essentially planar surface, said upper planar surface of said insulator means being essentially co-planar with substantially said flat exposed top surface of said epitaxial layer, said insulator region extending into said subcollector region and electrically isolating said extrinsic base region from said collector reach-through region;
- an extrinsic base polysilicon extension region (FIG. 23, 18) contained on said substantially flat exposed top surface of said epitaxial layer and making intimate physical contact with said extrinsic base region (FIG. 23, 17) formed in said epitaxial layer, said extrinsic base polysilicon extension region having a thickness of 200 to 300 nanometers;
- an emitter contact making intimate contact with said emitter region (FIG. 23, 12); and
- a thin layer of insulating material consisting of silicon dioxide and silicon nitride and having a thickness of approximately 0.2 to 0.3 micrometers, said thin layer of insulating material being positioned between said emitter contact and said extrinsic base polysilicon contact.
Parent Case Info
This is a division of application Ser. No. 126,610 filed Mar. 3, 1980, granted as U.S. Pat. No. 4,309,812 on Jan. 12, 1982.
US Referenced Citations (1)
| Number |
Name |
Date |
Kind |
|
4236294 |
Anantha |
Dec 1980 |
|
Divisions (1)
|
Number |
Date |
Country |
| Parent |
126610 |
Mar 1980 |
|