Claims
- 1. A method for preparing a plurality of bonded wafers for contact with vacuum wafer chucks comprising the steps of
- providing a plurality of device wafers and a plurality of handle wafers suitable for bonding to one another;
- bonding each device wafer to a first surface of a handle wafer with an oxide layer between said wafers;
- providing a stress compensation layer along a second surface of each handle wafer, said stress compensation layer generating a net residual stress for concavely warping the bonded wafer along the second surface of said handle wafer; and
- placing each bonded wafer on a vacuum wafer chuck such that the concave second surface of the handle wafer makes contact with the wafer chuck.
- 2. The method of claim 1 further comprising forming a protection layer over stress compensation layer.
- 3. The method of claim 1 wherein each wafer is further processed for integrated circuit formation by repeated placement on a wafer chuck.
- 4. The method of claim 3 wherein throughout processing the curvature is concave along the surface of the bonded wafer closest to the stress compensation layer.
Parent Case Info
This application is a continuation of application Ser. No. 08/653,808 filed May 28, 1996 now abandoned, which is a continuation of Ser. No. 08/335,600, filed on Nov. 8, 1994 now abandoned, which is a file wrapper continuation of Ser. No. 07/900,202, filed Jun. 17, 1992 now abandoned.
US Referenced Citations (4)
Number |
Name |
Date |
Kind |
4985745 |
Kitahara et al. |
Jan 1991 |
|
5071785 |
Nakazato et al. |
Dec 1991 |
|
5113236 |
Arnold et al. |
May 1992 |
|
5183783 |
Ohta et al. |
Feb 1993 |
|
Foreign Referenced Citations (8)
Number |
Date |
Country |
A 0 444 943 |
Sep 1991 |
EPX |
A 0 464 837 |
Jan 1992 |
EPX |
A 0 469 583 |
Feb 1992 |
EPX |
A 57-170 539 |
Oct 1982 |
JPX |
0215041 |
Aug 1989 |
JPX |
0302740 |
Dec 1989 |
JPX |
0298047 |
Dec 1990 |
JPX |
0094416 |
Apr 1991 |
JPX |
Non-Patent Literature Citations (4)
Entry |
English translation of JP 01-302740; pp. 1-14, Dec. 6, 1989. |
Wolf; "Silicon Processing for the VLSI Era"; 1986; pp. 532-534. |
Patent Abstract of Japan, vol. 13, No. 38 (E-709) Japanese Application No. 63-237408, (Sumitomo Metal Mining Co., Ltd.) Jan. 27, 1989. |
IEEE Transactions on Electron Devices, vol. 38, No. 7, Jul. 1991, New York U.S. pp. 1650-1654, A. Nakagawa et al., "Breakdown Voltage Enhancement for Devices on thin Silicon Layer/Silicon Dioxide Film". |
Continuations (3)
|
Number |
Date |
Country |
Parent |
653808 |
May 1996 |
|
Parent |
335600 |
Nov 1994 |
|
Parent |
900202 |
Jun 1992 |
|