Claims
- 1. A method of bonded wafer processing, comprising the steps of:
- (a) providing a bonded wafer, said bonded wafer comprising a handle wafer bonded to a device wafer by a bonding layer;
- (b) etching at least one trench in said bonded wafer;
- (c) each said trench extending through said device wafer and said bonding layer to said handle wafer; and then
- (d) filling at least a portion of each said trench with a material different from said bonding layer to prevent said bonding layer from reconnecting and to deter warpage.
- 2. The method of claim 1, wherein:
- (a) said bonded wafer includes silicon oxide bonding silicon to silicon; and
- (b) said bonding layer includes silicon oxide.
- 3. The method of claim 1, wherein:
- (a) said etching is part of formation of an isolation structure in said bonded wafer.
- 4. The method of claim 1, wherein said material contacts said handle wafer.
- 5. The method of claim 1, wherein said trench is completely filled with said material.
- 6. The method of claim 1, wherein said material is polysilicon.
Parent Case Info
This application is a continuation of application Ser. No. 08/466,214, filed Jun. 6, 1995, now abandoned which is a continuation of U.S. Ser. No. 08/335,600 filed on Nov. 8, 1994, now abandoned which is a continuation of U.S. Ser. No. 07/900,202 filed Jun. 17, 1992, now abandoned.
US Referenced Citations (7)
Foreign Referenced Citations (8)
Number |
Date |
Country |
A57170539 |
Oct 1982 |
EPX |
A0444943 |
Sep 1991 |
EPX |
A0464837 |
Jan 1992 |
EPX |
A0469583 |
Feb 1992 |
EPX |
1-215041 A |
Aug 1989 |
JPX |
1-302740 A |
Dec 1989 |
JPX |
2-298047 A |
Dec 1990 |
JPX |
3-094416 A |
Apr 1991 |
JPX |
Non-Patent Literature Citations (5)
Entry |
IEEE Transactions on Electron Devices, vol. 38, No. 7, Jul. 1991, New York U.S. pp. 1650-1654, A. Nakagawa, et al., "Breakdown Voltage Enhancement for Devices on thin Silicon Layer/Silicon Dioxide Film". |
International Search Report for corresponding PCT application PCT/US93/05828. |
English translation of the KOKAI No. 13 02 740, Japanese Application No. 63-132303 (Furukawa et al.) (TOSHIBA K.K.) Dec. 6, 1989. |
Patent Abstract of Japan, vol. 13, No. 38 (E-709), Japanese Application No. 63-237408, (Sumitomo Metal Mining Co., LTD) Jan. 27, 1989. |
S. Wolf, "Silicon Processing for the VLSI ERA", vol. 1, pp. 532-534, Jun. 1987. |
Continuations (3)
|
Number |
Date |
Country |
Parent |
466214 |
Jun 1995 |
|
Parent |
335600 |
Nov 1994 |
|
Parent |
900202 |
Jun 1992 |
|