| "DRAM 1 Meg.times.4 DRAM 5VEDO Page Mode", 1995 DRAM Data Book,, pp. 1-1 thru 1-30,, (Micron Technology, I). |
| "Rossini, Pentium, PCI-ISA, Chip Set", Symphony Laboratories,, entire book. |
| "4DRAM 1991", Toshiba America Electronic Components, Inc., pp. A-137--A-159. |
| "Application Specific DRAM", Toshiba America Electronic Components, Inc., C178, C-260, C 218, (1994). |
| "Burst DRAM Function & Pinout", Oki Electric Ind., Co., Ltd., 2nd Presentation, Item #619, (Sep. 1994). |
| "Model-Vitelic V53C8257H DRAM Specification Sheet, 20 pages, Jul. 2, 1994". |
| "Pipelined Burst DRAM", Toshiba, JEDEC JC 42.3 Hawaii, (Dec. 1994). |
| "Samsung Synchronous DRAM", Samsung Electronics, pp. 1-16, (Mar. 1993). |
| "Synchronous DRAM 2 MEG.times.8 SDRAM", Micron Semiconductor, Inc., pp. 2-43 through 2-8. |
| Gowni, et al. A 9NS, 32K.times.9, Bicmos TTL Synchronous Cache RAM with Burst Mode Access 1992 IEEE Custom Integrated Circuits Conference, Mar. 5, 1992, pp. 7.8.1, 7.8.2, 7.8.4. |
| D. Bursky, Fast DRAMs Can be Swapped for SRAM Caches, Electronic Design, 41, No. 15, Jul. 22, 1993; pp. 55-56, 60,62,64-66, 70. |
| Bargery, Hyper page mode DRAM, Electronic Engineering, 66 (1994) Sep. No. 813; pp. 47-48. |