This is a continuation of application Ser. No. 08/370,761, filed Dec. 23, 1994 now U.S. Pat. No. 5,526,320.
Number | Name | Date | Kind |
---|---|---|---|
4344156 | Eaton et al. | Aug 1982 | |
4484308 | Lewandowski et al. | Nov 1984 | |
4562555 | Ouchi et al. | Dec 1985 | |
4567579 | Patel et al. | Jan 1986 | |
4575825 | Ozaki et al. | Mar 1986 | |
4603403 | Toda | Jul 1986 | |
4618947 | Tran et al. | Oct 1986 | |
4649522 | Kirsch | Mar 1987 | |
4685089 | Patel et al. | Aug 1987 | |
4707811 | Takamae et al. | Nov 1987 | |
4788667 | Nakano | Nov 1988 | |
4870622 | Aria et al. | Sep 1989 | |
4875192 | Matsumoto | Oct 1989 | |
5058066 | Yu | Oct 1991 | |
5126975 | Handy et al. | Jun 1992 | |
5267200 | Tobita | Nov 1993 | |
5268865 | Takasugi | Dec 1993 | |
5280594 | Young et al. | Jan 1994 | |
5305284 | Iwase | Apr 1994 | |
5325330 | Morgan | Jun 1994 | |
5325502 | McLaury | Jun 1994 | |
5349566 | Merritt et al. | Sep 1994 | |
5357469 | Sommer et al. | Oct 1994 | |
5373227 | Keeth | Dec 1994 | |
5379261 | Jones, Jr. | Jan 1995 | |
5392239 | Margulis et al. | Feb 1995 | |
5410670 | Hansen et al. | Apr 1995 | |
5452261 | Chung et al. | Sep 1995 | |
5457659 | Schaefer | Oct 1995 | |
5513148 | Zagar | Apr 1996 | |
5526320 | Zagar et al. | Jun 1996 |
Number | Date | Country |
---|---|---|
19507562 | Sep 1995 | DEX |
Entry |
---|
"DRAM 1 Meg.times.4 DRAM 5VEDO Page Mode", 1995 DRAM Data Book,, pp. 1-1 thru 1-30,, (Micron Technology, I). |
"Rossini, Pentium, PCI-ISA, Chip Set", Symphony Laboratories,, entire book. |
"4DRAM 1991", Toshiba America Electronic Components, Inc., pp. A-137--A-159. |
"Application Specific DRAM", Toshiba America Electronic Components, Inc., C178, C-260, C 218, (1994). |
"Burst DRAM Function & Pinout", Oki Electric Ind., Co., Ltd., 2nd Presentation, Item #619, (Sep. 1994). |
"Model-Vitelic V53C8257H DRAM Specification Sheet, 20 pages, Jul. 2, 1994". |
"Pipelined Burst DRAM", Toshiba, JEDEC JC 42.3 Hawaii, (Dec. 1994). |
"Samsung Synchronous DRAM", Samsung Electronics, pp. 1-16, (Mar. 1993). |
"Synchronous DRAM 2 MEG.times.8 SDRAM", Micron Semiconductor, Inc., pp. 2-43 through 2-8. |
Gowni, et al. A 9NS, 32K.times.9, Bicmos TTL Synchronous Cache RAM with Burst Mode Access 1992 IEEE Custom Integrated Circuits Conference, Mar. 5, 1992, pp. 7.8.1, 7.8.2, 7.8.4. |
D. Bursky, Fast DRAMs Can be Swapped for SRAM Caches, Electronic Design, 41, No. 15, Jul. 22, 1993; pp. 55-56, 60,62,64-66, 70. |
Bargery, Hyper page mode DRAM, Electronic Engineering, 66 (1994) Sep. No. 813; pp. 47-48. |
Number | Date | Country | |
---|---|---|---|
Parent | 370761 | Dec 1994 |