"DRAM 1 Meg X 4 DRAM 5VEDO Page Mode", 1995 DRAM Data Book, pp. 1-1 thru 1-30, (Micron Technology, I). |
"Rossini, Pentium, PCI-ISA, Chip Set", Symphony Laboratories, entire book. |
"4DRAM 1991", Toshiba America Electronic Components Inc., pp. A-137-A-159. |
"Burst DRAM Function & Pinout", Oki Electric Ind, Co., Ltd., 2nd Presentation, Item# 619, (Sep. 1994). |
"Hyper Page Mode DRAM", 8029 Electronic Engineering, 66, No. 813, Woolwich, London, GB, pp. 47-48, (Sep. 1994). |
"Mosel-Vitelic V53C8257H DRAM Specification Sheet, 20 pages, Jul. 02, 1994". |
"Pipelined Burst DRAM", Toshiba, JEDEC JC 42.3 Hawaii, (Dec. 1994). |
"Samsung Synchronous DRAM", Samsung Electronics, pp. 1-16, (Mar. 1993). |
"Synchronous DRAM 2 MEG .times. 8 SDRAM", Micron Semiconductor, Inc., pp. 2-43 through 2-8. |
Dave Bursky, "Novel I/O Options and Innovative Architectures Let DRAMs Achieve SRAM Performance; Fast DRAMS can be swapped for SRAM Caches", Electronic Design, vol. 41, No. 15, Cleveland, Ohio, pp. 55-67, (Jul. 22, 1993). |
Shiva P. Gowni, et al., "A 9NS, 32K X 9, BICMOS TTL Synchronous Cache RAM with Burst Mode Access", IEEE, Custom Integrated Circuits Conference, pp. 781-786, (Mar. 3, 1992). |