Capacitor including a percentage of amorphous dielectric material and a percentage of crystalline dielectric material

Information

  • Patent Grant
  • 7446363
  • Patent Number
    7,446,363
  • Date Filed
    Friday, February 24, 2006
    18 years ago
  • Date Issued
    Tuesday, November 4, 2008
    15 years ago
Abstract
The invention comprises integrated circuitry and to methods of forming capacitors. In one implementation, integrated circuitry includes a capacitor having a first capacitor electrode, a second capacitor electrode and a high K capacitor dielectric region received therebetween. The high K capacitor dielectric region has a high K substantially amorphous material layer and a high K substantially crystalline material layer. In one implementation, a capacitor forming method includes forming a first capacitor electrode layer over a substrate. A substantially amorphous first high K capacitor dielectric material layer is deposited over the first capacitor electrode layer. The substantially amorphous high K first capacitor dielectric material layer is converted to be substantially crystalline. After the converting, a substantially amorphous second high K capacitor dielectric material layer is deposited over the substantially crystalline first high K capacitor dielectric material layer. A second capacitor electrode layer is formed over the substantially amorphous second high K capacitor dielectric material layer.
Description
TECHNICAL FIELD

This invention relates to integrated circuitry and to methods of forming capacitors.


BACKGROUND OF THE INVENTION

As DRAMs increase in memory cell density, there is a continuing challenge to maintain sufficiently high storage capacitance despite decreasing cell area. Additionally, there is a continuing goal to further decrease cell area. One principal way of increasing cell capacitance is through cell structure techniques. Such techniques include three-dimensional cell capacitors, such as trenched or stacked capacitors. Yet as feature size continues to become smaller and smaller, development of improved materials for cell dielectrics as well as the cell structure are important. The feature size of 256 Mb DRAMs and beyond will be on the order of 0.25 micron or less, and conventional dielectrics such as SiO2 and Si3N4 might not be suitable because of small dielectric constants.


Highly integrated memory devices, such as 256 Mbit DRAMs and beyond, are expected to require a very thin dielectric film for the 3-dimensional capacitor of cylindrically stacked or trench structures. To meet this requirement, the capacitor dielectric film thickness will be below 2.5 nm of SiO2 equivalent thickness.


Insulating inorganic metal oxide materials (such as ferroelectric materials, perovskite materials and pentoxides) are commonly referred to as “high K” materials due to their high dielectric constants, which make them attractive as dielectric materials in capacitors, for example for high density DRAMs and non-volatile memories. In the context of this document, “high K” means a material having a dielectric constant of at least 10. Such materials include tantalum pentoxide, barium strontium titanate, strontium titanate, barium titanate, lead zirconium titanate and strontium bismuth titanate. Using such materials might enable the creation of much smaller and simpler capacitor structures for a given stored charge requirement, enabling the packing density dictated by future circuit design.


Despite the advantages of high dielectric constants and low leakage, insulating inorganic metal oxide materials suffer from many drawbacks. For example, all of these materials incorporate oxygen or are otherwise exposed to oxygen for densification to produce the desired capacitor dielectric layer. Densification or other exposure to an oxygen containing environment is utilized to fill oxygen vacancies which develop in the material during its formation. For example when depositing barium strontium titanate, the material as-deposited can have missing oxygen atoms that may deform its crystalline structure and yield poor dielectric properties. To overcome this drawback, for example, the material is typically subjected to a high temperature anneal in the presence of an oxygen ambient. The anneal drives any carbon present out of the layer and advantageously injects additional oxygen into the layer such that the layer uniformly approaches a stoichiometry of five oxygen atoms for every two tantalum atoms. The oxygen anneal is commonly conducted at a temperature of from about 400° C. to about 1000° C. utilizing one or more of O3, N2O and O2. The oxygen containing gas is typically flowed through a reactor at a rate of from about 0.5 slm to about 10 slm.


Certain high K dielectric materials have better current leakage characteristics in capacitors than other high K dielectric materials. In some materials, aspects of a high K material which might be modified or tailored to achieve a highest capacitor dielectric constant possible but will unfortunately also tend to hurt the leakage characteristics (i.e., increase current leakage). One method of decreasing leakage while maximizing capacitance is to increase the thickness of the dielectric region in the capacitor. Unfortunately, this is not always desirable.


SUMMARY

The invention comprises integrated circuitry and methods of forming capacitors. In one implementation, integrated circuitry includes a capacitor having a first capacitor electrode, a second capacitor electrode and a high K capacitor dielectric region received therebetween. The high K capacitor dielectric region has a high K substantially amorphous material layer and a high K substantially crystalline material layer. In one implementation, a capacitor forming method includes forming a first capacitor electrode layer over a substrate. A substantially amorphous first high K capacitor dielectric material layer is deposited over the first capacitor electrode layer. The substantially amorphous high K first capacitor dielectric material layer is converted to be substantially crystalline. After the converting, a substantially amorphous second high K capacitor dielectric material layer is deposited over the substantially crystalline first high K capacitor dielectric material layer. A second capacitor electrode layer is formed over the substantially amorphous second high K capacitor dielectric material layer.





BRIEF DESCRIPTION OF THE DRAWINGS

Preferred embodiments of the invention are described below with reference to the following accompanying drawings.



FIG. 1 is a view of a semiconductor wafer fragment comprising integrated circuitry in accordance with an aspect of the invention.



FIG. 2 is a view of an alternate embodiment semiconductor wafer fragment comprising integrated circuitry in accordance with an aspect of the invention.



FIG. 3 is a view of a semiconductor wafer fragment in process in accordance with an aspect of the invention.



FIG. 4 is a view of the FIG. 3 wafer fragment at a processing step subsequent to that depicted by FIG. 3.



FIG. 5 is a view of the FIG. 3 wafer fragment at a processing step subsequent to that depicted by FIG. 4.



FIG. 6 is a diagrammatic depiction of one preferred processing flow in accordance with an aspect of the invention.



FIG. 7 is a diagrammatic depiction of another preferred processing flow in accordance with an aspect of the invention.



FIG. 8 is a diagrammatic depiction of still another preferred processing flow in accordance with an aspect of the invention.



FIG. 9 is a diagrammatic depiction of example integrated circuitry in accordance with an aspect of the invention.





DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENTS

This disclosure of the invention is submitted in furtherance of the constitutional purposes of the U.S. Patent Laws “to promote the progress of science and useful arts” (Article 1, Section 8).


It is recognized that high K crystalline dielectric materials tend to have higher dielectric constant than high K amorphous dielectric materials. For example, amorphous Ta2O5 dielectric constants range from 15 to 20, while the dielectric constants of crystalline Ta2O5 can range from 35 to 45. Yet, leakage characteristics of crystalline Ta2O5 are much worse than amorphous Ta2O5, and thus could potentially limit the use of crystalline Ta2O5. However, it would be desirable to take advantage of higher dielectric constants of, for example, crystalline Ta2O5 as capacitor area continues to shrink.


A first embodiment example integrated circuitry in accordance with but one aspect of the invention is depicted in FIG. 1. Such comprises a semiconductor wafer fragment 10 comprising a semiconductor substrate 12 and overlying insulative layer 14, such as silicon dioxide. In the context of this document, the term “semiconductor substrate” or “semiconductive substrate” is defined to mean any construction comprising semiconductive material, including, but not limited to, bulk semiconductive materials such as a semiconductive wafer (either alone or in assemblies comprising other materials thereon), and semiconductive material layers (either alone or in assemblies comprising other materials). The term “substrate” refers to any supporting structure, including, but not limited to, the semiconductive substrates described above. Substrate region 12 in this example preferably comprises bulk monocrystalline silicon, although other materials and semiconductor-on-insulator constructions are, of course, contemplated. Discussion proceeds with description of a capacitor construction 17 fabricated over substrate 12/14.


A first capacitor electrode layer 16 is formed over substrate 12/14. Such could comprise any suitable conductive material, with inherently conductive metals such as elemental metals and metal alloys, and conductive metal oxides, and mixtures thereof being preferred. An exemplary thickness range for electrode layer 16 is from about 100 Angstroms to about 1000 Angstroms.


A high K capacitor dielectric region 20 is formed over first capacitor electrode layer 16. A second capacitor electrode layer 30, preferably the same as the first, is formed over high K capacitor dielectric region 20, such that high K capacitor dielectric region 20 is received between electrode layers 16 and 30. High K capacitor dielectric region 20 comprises a high K substantially crystalline material layer 22 and a high K substantially amorphous material layer 24. In the context of this document, “substantially crystalline” means greater than or equal to about 70% crystallinity, whereas “substantially amorphous” means that the subject material layer is greater than or equal to about 70% amorphous phase. More preferably the substantially crystalline and substantially amorphous materials have greater than 90%, and more preferably greater than 98% of their respective phase. A preferred thickness range for layers 22 and 24 is from about 20 Angstroms to about 250 Angstroms each. A preferred thickness range for capacitor dielectric region 20 is from about 40 Angstroms to about 500 Angstroms, with such region preferably being the only capacitor dielectric region which is received between first capacitor electrode 16 and second capacitor electrode 30. Accordingly preferably, high K capacitor dielectric region 20 consists essentially of high K substantially amorphous material layer 24 and high K substantially crystalline material layer 22.


The high K substantially amorphous material and the high K substantially crystalline material may constitute the same chemical composition, or different chemical compositions. For example, and by way of example only, layer 22 might comprise or consist essentially of barium strontium titanate, while layer 24 might comprise or consist essentially of Ta2O5. Most preferably, layers 22 and 24 comprise the same chemical composition, with a preferred material being Ta2O5, but for a phase difference in the material as described above and subsequently below. Other dielectric materials might also, of course, be received within capacitor dielectric region 20, but such is not most preferred. Further, more than the illustrated two amorphous and crystalline layers might be received there.


Further preferably, at least one of the high K substantially amorphous material layer and the high K substantially crystalline material layer contacts at least one of the first capacitor electrode and second capacitor electrode. Further preferably, the high K substantially amorphous material layer contacts at least one of the first capacitor electrode and the second capacitor electrode. Further preferably, the high K capacitor substantially amorphous material layer contacts only one of the first capacitor electrode and the second capacitor electrode. As shown, the high K substantially amorphous material layer contacts one of the first and second capacitor electrodes (electrode 30 as shown), and the high K substantially crystalline material layer contacts the other of the first and second capacitor electrodes (electrode 16 as shown). Thus in the FIG. 1 depicted embodiment, capacitor 17 is received at least partially over semiconductor substrate 12, with the high K substantially crystalline material layer 22 being received between semiconductor substrate 12 and high K substantially amorphous material layer 24.



FIG. 2 depicts an alternate embodiment wherein the positionings of layer 22 and 24 have been reversed. Like numerals from the first described embodiment are utilized where appropriate, with differences being indicated with the suffix “a”.


The subject capacitors might be fabricated in any of a number of ways. Some example embodiments are described with reference to FIGS. 3-8, and with reference to the FIG. 1 preferred embodiment. Like numerals from the first described embodiment are utilized where appropriate, with differences being depicted with different numerals. Referring initially to FIGS. 3 and 6, a substantially amorphous first high K capacitor dielectric material layer 21 is formed over first capacitor electrode layer 16, and preferably to contact electrode layer 16 as shown. Such is preferably deposited to the same thickness as layer 22 in the FIG. 1 embodiment. Ta2O5 is the preferred material, although other substantially amorphous high K materials are of course contemplated. Any existing or yet-to-be-developed technique for forming such amorphous layer can be utilized, with no one in particular being preferred.


Referring to FIGS. 4 and 6, substantially amorphous high K first capacitor dielectric material layer 21 (not shown) is converted to be substantially crystalline, as depicted with numeral 22. A preferred technique for doing so comprises an anneal in an inert atmosphere, such as N2 or Ar, at a temperature from about 650° C. to about 950° C. at from about 5 Torr to about 1 atmosphere from about one minute to about one hour. Accordingly preferably, the converting occurs in an atmosphere which is substantially void of oxygen.


Referring to FIGS. 5 and 6, and after the converting, substantially amorphous second high K capacitor dielectric material layer 24 is formed over substantially crystalline first high K capacitor dielectric material layer 22. Preferably and as shown, layer 24 is formed to physically contact layer 22.


Then preferably, second high K capacitor dielectric material layer 24 is oxidize annealed in an oxygen containing atmosphere at a temperature of no greater than about 600° C., and more preferably from about 300° C. to about 550° C., and effective to maintain second high K capacitor dielectric material layer 24 substantially amorphous. Preferred annealing gases include, by way of example only, N2O, O2, O3, and mixtures thereof. Preferred pressure range is from 150 mTorr to 1 atmosphere, and at a time period preferably ranging from about 10 seconds to about 1 hour. Such oxidize annealing preferably densities and inserts oxygen in layer 24, and also into crystalline layer 22.


Referring to FIG. 1, second capacitor electrode layer 30 is formed over substantially amorphous second high K capacitor dielectric material layer 24, and preferably in physical contact therewith.


Any of a myriad of alternate processing sequences might be performed, with two such sequences being depicted in FIGS. 7 and 8. FIG. 7 depicts conducting an oxidize annealing, preferably as described above, intermediate the first deposition of a substantially amorphous high K capacitor dielectric material layer and subsequent crystallization thereof. FIG. 8 depicts exemplary alternate processing whereby an oxidization anneal is conducted intermediate crystallization of the first substantially amorphous deposited high K capacitor dielectric layer and the deposit of the second substantially amorphous substantially high K dielectric layer.


Such integrated circuitry construction and fabrication methods might be used in a number of different applications, by way of example only in the fabrication of logic or memory circuitry, such as DRAM circuitry fabrication. FIG. 9 illustrates DRAM circuitry and fabrication thereof. A wafer fragment 110 comprises a bulk monocrystalline silicon substrate 112 having a pair of field isolation regions 114. A series of four DRAM word line constructions 116, 117, 118 and 119 are formed over the illustrated substrate, and comprise gates of respective DRAM cell field effect transistors. Gate constructions 116, 117, 118 and 119 are conventional as shown, and comprise a gate dielectric layer (not shown), an overlying conductive polysilicon region, an overlying higher conductive elemental metal or silicide region, and an insulative cap and sidewall spacers, and which are not otherwise specifically identified with numerals. In the illustrated section, word line 117 comprises a transistor access gate having associated source/drain diffusion regions 120 and 122 formed within monocrystalline silicon substrate 12. Similarly, DRAM word line 118 comprises a gate of a DRAM cell field effect transistor having an associated pair of source/drain diffusion regions 122 and 124. Such depicts two DRAM cells which share a source/drain region 122 which will electrically connect with a bit line, as described subsequently. The other respective source/drain diffusion regions 120 and 124 are formed in electrical connection with DRAM cell capacitor constructions 126 and 127, respectively. The illustrated example is in the fabrication of bit line-over-capacitor DRAM integrated circuitry construction, although other DRAM integrated circuitry and other integrated circuitry constructions and fabrication methods are contemplated.


Conductive covering regions 134 are formed over source/drain regions 120, 122 and 124. Such might be formed to have outermost surfaces or tops which are received elevationally below the outermost top surfaces of gate constructions 116-119 as shown, or received elevationally thereabove (not shown). Such might comprise conductive polysilicon, metals, and/or metal compounds, including conductive barrier layer materials.


An insulating layer 128, for example borophosphosilicate glass (BPSG), is formed over the word lines and is planarized as shown. An antireflective coating layer or layers (not shown) might preferably comprise an outermost portion of layer 128, and comprise silicon oxynitride which can also function as a diffusion barrier to hydrogen and other gases. Capacitor container openings 130 and 131 are formed within insulative layer 128 over source/drain diffusion regions 120 and 124, respectively, and the associated conductive covering regions 134. A capacitor storage node layer 136 is formed within container openings 130 and 131 in electrical connection with source/drain diffusion regions 120 and 124 through conductive covering/plugging material 134. Such can be planarized back to be isolated within the container openings as shown. Example materials include conductively doped polysilicon, metal and metal compounds, with conductive metal oxides being preferred materials. Example conductive metal oxides include ruthenium oxide, iridium oxide, and rhodium oxide.


A capacitor dielectric layer 138 is formed over storage node electrode layer 136. Layer 138 preferably is fabricated to comprise any of the above capacitor dielectric regions 20, 20a or others as described above. A DRAM capacitor cell electrode layer 140 is formed over capacitor dielectric layer 138. Cell electrode layer 140 is preferably common to multiple capacitors of the DRAM circuitry, and preferably comprises a conductive metal oxide. Layer 140 is patterned as desired and shown to provide an opening therethrough to ultimately achieve bit line electrical connection with shared diffusion region 122 (shown and described below), and to otherwise form a desired circuitry pattern thereof outwardly of the fragment depiction of FIG. 9.


An insulative layer 144 is formed over DRAM capacitor cell electrode layer 140. An example and preferred material is BPSG. A contact opening 146 is formed through insulative layers 144 and 128 for ultimate formation of a conductive bit contact 156. Conductive material 160 is formed within the contact opening in electrical connection with DRAM capacitor cell electrode layer 140 (not shown) and within contact opening 146 in electrical connection with bit contact source/drain diffusion region 122. Conductive material 160 preferably comprises a metal and/or metal compound which is/are capable of oxidizing to a non-conductive metal oxide upon effective exposure to the conductive metal oxide of layer 140. Preferred materials include titanium, titanium nitride, and tungsten, by way of example only. Such layers are deposited and planarized back relative to insulative layer 144 as shown.


A conductive layer 165 is deposited over and in electrical connection with conductive material 160. Such is patterned to form a DRAM bit line 166 over insulative layer 144 and in electrical connection with source/drain diffusion region 122 through conductive material 160. Other devices might be formed outwardly of layer 165, followed ultimately by formation of a final passivation layer.


In compliance with the statute, the invention has been described in language more or less specific as to structural and methodical features. It is to be understood, however, that the invention is not limited to the specific features shown and described, since the means herein disclosed comprise preferred forms of putting the invention into effect. The invention is, therefore, claimed in any of its forms or modifications within the proper scope of the appended claims appropriately interpreted in accordance with the doctrine of equivalents.

Claims
  • 1. Integrated circuitry comprising: a first electrode;a second electrode;a dielectric region between the first and second electrodes, the dielectric region comprising a first electrically insulative layer and a second electrically insulative layer, the first electrically insulative layer comprising a percentage of crystalline material and the second electrically insulative layer comprising a percentage of amorphous material, at least one of the percentages comprising about 70% to about 98%; andwherein the percentage of the crystalline material is different from the percentage of the amorphous material.
  • 2. The integrated circuitry of claim 1 wherein the at least one of the percentages is less than or equal to about 95%.
  • 3. The integrated circuitry of claim 1 wherein the at least one of the percentages is less than or equal to about 90%.
  • 4. The integrated circuitry of claim 1 wherein the at least one of the percentages is less than or equal to about 85%.
  • 5. The integrated circuitry of claim 1 wherein both of the percentages are about 98%.
  • 6. The integrated circuitry of claim 1 wherein the at least one of the percentages comprises the percentage for the crystalline material.
  • 7. The integrated circuitry of claim 1 wherein the at least one of the percentages comprises the percentage for the amorphous material.
  • 8. Integrated circuitry comprising: a first conductive layer;a first dielectric layer over the first conductive layer, the first dielectric layer comprising a percentage of amorphous material;a second dielectric layer over the first conductive layer, the second dielectric layer comprising a percentage of crystalline material, the percentage of crystalline material being different from the percentage of amorphous material; anda second conductive layer over the first and second dielectric layers.
  • 9. The integrated circuitry of claim 8 wherein the first dielectric layer and the second dielectric layer comprise different chemical compositions.
  • 10. The integrated circuitry of claim 8 wherein the percentage of crystalline material comprises about 70% to about 95%.
  • 11. The integrated circuitry of claim 8 wherein the percentage of amorphous material comprises about 70% to about 95%.
  • 12. Integrated circuitry comprising: a substrate;a transistor over the substrate, the transistor comprising a source region and a drain region;a capacitor over the substrate and electrically coupled to one of the source and drain regions, the capacitor comprising: a first electrode layer;a second electrode layer; anda dielectric layer comprising amorphous material and crystalline material intermediate the first and second electrode layers, the dielectric layer comprising a thickness of from about 40 Angstroms to about 500 Angstroms; andwherein the amorphous material comprises a percentage of amorphous material, and wherein the crystalline material comprises a percentage of crystalline material, and wherein the percentage of the crystalline material is different from the percentage of the amorphous material.
  • 13. The integrated circuitry of claim 12 wherein the percentage of the amorphous material comprises a range of about 70% to about 98%.
  • 14. The integrated circuitry of claim 12 wherein the transistor and the capacitor are components of DRAM circuitry.
  • 15. The integrated circuitry of claim 12 wherein the percentage of the amorphous material comprises a range of about 70% to about 95%.
  • 16. The integrated circuitry of claim 12 wherein the percentage of the crystalline material comprises a range of about 70% to about 98%.
  • 17. The integrated circuitry of claim 12 wherein the transistor and the capacitor are components of logic circuitry.
  • 18. The integrated circuitry of claim 12 wherein the transistor and the capacitor are components of memory circuitry.
  • 19. Integrated circuitry comprising: a first electrode;a second electrode;a dielectric region between the first and second electrodes, the dielectric region comprising a crystalline portion over an amorphous portion, and wherein one of the amorphous portion and the crystalline portion is less than entirely amorphous or crystalline, respectively; andwherein the amorphous portion comprises a percentage of amorphous material, and wherein the crystalline portion comprises a percentage of crystalline material, and wherein the percentage of the crystalline material is different from the percentage of the amorphous material.
  • 20. The integrated circuitry of claim 19 wherein the amorphous portion is less than entirely amorphous.
  • 21. The integrated circuitry of claim 19 wherein the crystalline portion is less than entirely crystalline.
  • 22. The integrated circuitry of claim 19 wherein the crystalline portion is about 70% to about 98% crystalline.
  • 23. The integrated circuitry of claim 19 wherein the dielectric region comprises a thickness in a range from about 40 Angstroms to about 500 Angstroms.
  • 24. The integrated circuitry of claim 19 wherein the first electrode comprises metal.
CROSS REFERENCE TO RELATED APPLICATION

This patent is a continuation application of U.S. patent application Ser. No. 09/512,149, filed Feb. 23, 2000, now U.S. Pat. No. 7,005,695, issued Feb. 28, 2006, entitled “Integrated Circuitry a Capacitor With an Amorphous and a Crystalline High K Capacitor Dielectric Region”, naming Vishnu K. Agarwal as inventor, the teachings of which are incorporated by reference.

US Referenced Citations (141)
Number Name Date Kind
3210607 Flanagan Oct 1965 A
3691537 Burgess et al. Sep 1972 A
3755692 Mundy Aug 1973 A
3886415 Genthe May 1975 A
4333808 Bhattacharyya Jun 1982 A
4437139 Howard Mar 1984 A
4464701 Roberts et al. Aug 1984 A
4873610 Shimizu et al. Oct 1989 A
4891682 Yusa et al. Jan 1990 A
4952904 Johnson et al. Aug 1990 A
5053917 Miyasaka et al. Oct 1991 A
5079191 Shinriki et al. Jan 1992 A
5111355 Anand May 1992 A
5142438 Reinberg et al. Aug 1992 A
5191510 Huffman Mar 1993 A
5192871 Ramakrishnan et al. Mar 1993 A
5225698 Kim et al. Jul 1993 A
5234556 Oishi et al. Aug 1993 A
5279985 Kamiyama Jan 1994 A
5293510 Takenaka Mar 1994 A
5316982 Taniguchi May 1994 A
5330935 Dobuzinsky et al. Jul 1994 A
5335138 Sandhu et al. Aug 1994 A
5348894 Gnade et al. Sep 1994 A
5352623 Kamiyama Oct 1994 A
5362632 Mathews Nov 1994 A
5372859 Thakoor Dec 1994 A
5390072 Anderson et al. Feb 1995 A
5397446 Ishihara et al. Mar 1995 A
5411912 Sakamoto May 1995 A
5438012 Kamiyama Aug 1995 A
5442213 Okudaira Aug 1995 A
5442585 Eguchi et al. Aug 1995 A
5452178 Emesh et al. Sep 1995 A
5466629 Mihara et al. Nov 1995 A
5468687 Carl et al. Nov 1995 A
5471364 Summerfelt et al. Nov 1995 A
5504041 Summerfelt Apr 1996 A
5508221 Kamiyama Apr 1996 A
5508953 Fukuda et al. Apr 1996 A
5510651 Maniar et al. Apr 1996 A
5552337 Kwon et al. Sep 1996 A
5555486 Kingon et al. Sep 1996 A
5557122 Shrivastava et al. Sep 1996 A
5561307 Mihara et al. Oct 1996 A
5580812 Ikemasu Dec 1996 A
5585300 Summerfelt Dec 1996 A
5617290 Kulwicki et al. Apr 1997 A
5641702 Imai et al. Jun 1997 A
5654222 Sandhu et al. Aug 1997 A
5661319 Fujii et al. Aug 1997 A
5663088 Sandhu et al. Sep 1997 A
5665210 Yamazaki Sep 1997 A
5668040 Byun Sep 1997 A
5675028 Neumayer et al. Oct 1997 A
5688724 Yoon et al. Nov 1997 A
5723382 Sandhu et al. Mar 1998 A
5728603 Emesh Mar 1998 A
5741626 Jain et al. Apr 1998 A
5753547 Ying May 1998 A
5760474 Schuele Jun 1998 A
5780115 Park et al. Jul 1998 A
5780359 Brown et al. Jul 1998 A
5783253 Roh Jul 1998 A
5786248 Schuegraf Jul 1998 A
5790366 Desu et al. Aug 1998 A
5798903 Dhote et al. Aug 1998 A
5807774 Desu et al. Sep 1998 A
5814852 Sandhu et al. Sep 1998 A
5834060 Kawahara et al. Nov 1998 A
5834345 Shimizu Nov 1998 A
5837591 Shimada Nov 1998 A
5837593 Park et al. Nov 1998 A
5838035 Ramesh Nov 1998 A
5843830 Graettinger et al. Dec 1998 A
5844771 Graettinger et al. Dec 1998 A
5858873 Vitkavage et al. Jan 1999 A
5864496 Mueller et al. Jan 1999 A
5872696 Peters et al. Feb 1999 A
5876788 Bronner et al. Mar 1999 A
5888295 Sandhu et al. Mar 1999 A
5899740 Kwon May 1999 A
5910218 Park et al. Jun 1999 A
5910880 Deboer et al. Jun 1999 A
5913125 Brouillette et al. Jun 1999 A
5916634 Fleming et al. Jun 1999 A
5919531 Arkles et al. Jul 1999 A
5920775 Koh Jul 1999 A
5930106 Deboer et al. Jul 1999 A
5930584 Sun et al. Jul 1999 A
5933316 Ramakrishnan Aug 1999 A
5943580 Ramakrishnan Aug 1999 A
5955758 Sandhu et al. Sep 1999 A
5970369 Hara et al. Oct 1999 A
5973911 Nishioka Oct 1999 A
5985714 Sandhu et al. Nov 1999 A
5990507 Mochizuki et al. Nov 1999 A
5998247 Wu Dec 1999 A
6010744 Buskirk et al. Jan 2000 A
6010931 Sun et al. Jan 2000 A
6015989 Horikawa et al. Jan 2000 A
6017789 Sandhu et al. Jan 2000 A
6027969 Huang et al. Feb 2000 A
6028359 Merchant et al. Feb 2000 A
6028360 Nakamura et al. Feb 2000 A
6037205 Huh et al. Mar 2000 A
6046469 Yamazaki et al. Apr 2000 A
6048764 Suzuki et al. Apr 2000 A
6051859 Hosotani et al. Apr 2000 A
6054730 Noguchi et al. Apr 2000 A
6071771 Schuegraf Jun 2000 A
6081034 Sandhu et al. Jun 2000 A
6090659 Laibowitz et al. Jul 2000 A
6093966 Venkatraman et al. Jul 2000 A
6096597 Tsu et al. Aug 2000 A
6100137 Chen et al. Aug 2000 A
6143597 Matsuda et al. Nov 2000 A
6146959 Deboer Nov 2000 A
6150208 Deboer et al. Nov 2000 A
6150706 Thakur et al. Nov 2000 A
6156638 Agarwal Dec 2000 A
6162744 Al-Shareef et al. Dec 2000 A
6165833 Parekh Dec 2000 A
6165834 Agarwal et al. Dec 2000 A
6168985 Asano et al. Jan 2001 B1
6171925 Graettinger Jan 2001 B1
6180481 Deboer et al. Jan 2001 B1
6191443 Al-Shareef et al. Feb 2001 B1
6197653 Khamankar et al. Mar 2001 B1
6198124 Sandhu et al. Mar 2001 B1
6201728 Narui et al. Mar 2001 B1
6204203 Narwankar et al. Mar 2001 B1
6235594 Merchant et al. May 2001 B1
6255186 Al-Shareef et al. Jul 2001 B1
6274443 Yu et al. Aug 2001 B1
6275370 Gnade Aug 2001 B2
6282080 DeBoer et al. Aug 2001 B1
6376332 Yanagita et al. Apr 2002 B1
6727143 Hui et al. Apr 2004 B1
6730559 Agarwal et al. May 2004 B2
7005695 Agarwal Feb 2006 B1
Foreign Referenced Citations (11)
Number Date Country
1-222469 May 1989 JP
403209869 Sep 1991 JP
04162527 Jun 1992 JP
05-221644 Aug 1993 JP
405211288 Aug 1993 JP
5-243524 Sep 1993 JP
405343641 Dec 1993 JP
06-021333 Jan 1994 JP
6061449 Mar 1994 JP
407161827 Jun 1995 JP
WO 9744797 Nov 1997 WO
Related Publications (1)
Number Date Country
20060180844 A1 Aug 2006 US
Continuations (1)
Number Date Country
Parent 09512149 Feb 2000 US
Child 11361111 US