Claims
- 1. A ceramic resistor-capacitor device comprising:
a ceramic body having first and second opposite exterior substantially co-planar surfaces; at least one first exterior metallization area on at least a portion of the first surface of the ceramic body and at least one second exterior metallization area on at least a portion of the second surface of the ceramic body; at least one first interior metallization area interior to the body between the respective first and second exterior metallization areas and being more closely situated to the exterior metallization areas than the exterior metallization areas are to each other; at least one first via located between the at least one first interior metallization area and the respective at least one first exterior metallization area, and permitting an electrical connection therebetween, the first via filled with a resistor material; and wherein the first vias form a resistor-conductor network having a resistor in series with a capacitor.
- 2. The ceramic resistor-capacitor device of claim 1 further comprising a multiplicity of first vias, wherein the multiplicity of vias permit redundant electrical connections such that the at least one first exterior metallization area is reliably electrically connected to the at least one first interior metallization area.
- 3. The ceramic resistor-capacitor device of claim 1 further comprising at least one second interior metallization area interior to the body between the at least one first interior metallization area and the at least one second exterior metallization area such that the at least one first and the at least one second interior metallization areas are each more closely situated to the respective exterior metallization area than the exterior metallization areas are to each other, and further comprising at least one second via located between the at least one second interior metallization area and the respective at least one second exterior metallization area, the second vias filled with a material selected from the group consisting of a conductor material and a resistor material.
- 4. The ceramic resistor-capacitor device of claim 3, further comprising a multiplicity of second vias.
- 5. The ceramic resistor-capacitor device of claim 4 wherein the second vias are filled with a conductor material.
- 6. The ceramic resistor-capacitor device of claim 4 wherein the second vias are filled with a resistor material.
- 7. The ceramic resistor-capacitor device of claim 3, further comprising a multiplicity of first vias and a multiplicity of second vias.
- 8. The ceramic resistor-capacitor device of claim 7 wherein the multiplicity of first vias includes at least two tiers of first vias, each tier interconnected to the next by an intermediate metallization area, and the multiplicity of second vias includes at least two tiers of second vias, each tier interconnected to the next by an intermediate metallization area, with each first and second via having a height to width ratio of about 1:1 to about 2:1.
- 9. The ceramic resistor-capacitor device of claim 8 wherein the first and second vias each have a height to width ratio of about 1:1.
- 10. The ceramic resistor-capacitor device of claim 2 wherein the multiplicity of first vias includes at least two tiers of first vias, each tier interconnected to the next by an intermediate metallization area, and each first via having a height to width ratio of about 1:1 to about 2:1.
- 11. The ceramic resistor-capacitor device of claim 10 wherein the multiplicity of first vias each have a height to width ratio of about 1:1.
- 12. A ceramic resistor-capacitor device comprising:
a ceramic body having first and second opposite exterior substantially coplanar surfaces; at least one first exterior metallization area on at least a portion of the first surface of the ceramic body and at least one second exterior metallization area on at least a portion of the second surface of the ceramic body; at least one first interior metallization area interior to the body between the respective first and second exterior metallization areas, and being more closely situated to the exterior metallization areas than the exterior metallization areas are to each other; at least one first via located between the at least one first interior metallization area and the at least one second exterior metallization area and permitting an electrical connection therebetween, the first via filled with a resistor material; at least one second via located between the at least one first interior metallization area and the respective at least one first exterior metallization area and permitting an electrical connection therebetween, the second via filled with a conductor material; and wherein the first and second vias form a resistor-conductor network having a resistor in parallel with a capacitor.
- 13. The ceramic resistor-capacitor device of claim 12 further comprising a multiplicity of first vias and a multiplicity of second vias, wherein the multiplicity of vias permit redundant electrical connections such that the exterior metallization areas are reliably electrically connected to the interior metallization areas.
- 14. The ceramic resistor-capacitor device of claim 13 wherein the multiplicity of first vias includes at least two tiers of first vias, each tier interconnected to the next by an intermediate metallization area, and the multiplicity of second vias includes at least two tiers of second vias, each tier interconnected to the next by an intermediate metallization area, with each first and second via having a height to width ratio of about 1:1 to about 2:1.
- 15. The ceramic resistor-capacitor device of claim 14 wherein the first and second vias each have a height to width ratio of about 1:1.
- 16. The ceramic resistor-capacitor device of claim 13 wherein the multiplicity of first vias includes at least two tiers of first vias, each tier interconnected to the next by an intermediate metallization area, and each first via having a height to width ratio of about 1:1 to about 2:1.
- 17. The ceramic resistor-capacitor device of claim 13 wherein the multiplicity of second vias includes at least two tiers of second vias, each tier interconnected to the next by an intermediate metallization area, and each second via having a height to width ratio of about 1:1 to about 2:1.
- 18. The ceramic resistor-capacitor device of claim 12 further comprising at least one second interior metallization area interior to the body between the at least one first interior metallization area and the at least one second exterior metallization area such that the at least one first and the at least one second interior metallization areas are each more closely situated to the respective exterior metallization area than the exterior metallization areas are to each other, and wherein the first via is located between the first interior metallization area and the second internal metallization area, and further comprising at least one second via filled with the conductor material located between the at least one second interior metallization area and the respective at least one second exterior metallization area.
- 19. A ceramic capacitor comprising:
a ceramic body having first and second opposed coplanar surfaces; at least two first exterior metallization areas, each on a portion of the first opposed surface to which electrical connections may be made; at least two first interior metallization areas interior to the ceramic body intermediate the first and second opposed surfaces and parallel thereto, each first interior metallization area at least partially opposing a respective first exterior metallization area; at least one second interior metallization area interior to the ceramic body intermediate the second opposed surface and the first interior metallization areas and parallel thereto; at least one first via electrically interconnecting each of the first interior metallization areas to the respective first exterior metallization areas in locations where the first exterior metallization areas and the first interior metallization areas are existing and opposed; and wherein the at least two first exterior metallization areas are capable of being conductively bonded to a circuit board so as to form a series capacitor.
- 20. The ceramic capacitor of claim 19 further comprising a multiplicity of first vias, wherein the multiplicity of interconnecting first vias promotes reliable electrical connection of the at least two first exterior metallization areas to the at least two first interior metallization areas interior to the ceramic body.
- 21. The ceramic capacitor of claim 19 further including a bonding material selected from the group consisting of solder and epoxy on each of the at least two first exterior metallization areas for bonding to a circuit board so as to form a surface mounted series capacitor.
- 22. The ceramic capacitor of claim 19 further comprising a conductive wire bonded to each of the at least two first exterior metallization areas for bonding to a circuit board so as to form a wire bonded series capacitor.
- 23. The ceramic capacitor of claim 19 including at least two second interior metallization areas, each opposing a respective first interior metallization area, and further comprising at least one second exterior metallization area on the second opposed surface opposed to at least two of the second interior metallization areas, and at least one second via electrically interconnecting each of the second interior metallization areas to the second exterior metallization area in locations where the second exterior metallization area and the second interior metallization areas are existing and opposed, wherein the capacitor has a dual capability of being conductively bonded to a circuit board to form either a series capacitor or a multiple capacitor array.
- 24. The ceramic capacitor of claim 23 further comprising a multiplicity of first vias and a multiplicity of second vias, wherein the multiplicity of first and second vias promotes reliable electrical connection of the interior metallization areas to the exterior metallization areas.
- 25. The ceramic capacitor of claim 23 further including a bonding material selected from the group consisting of solder and epoxy on each of the at least two first exterior metallization areas for bonding to a circuit board so as to form a surface mounted series capacitor.
- 26. The ceramic capacitor of claim 23 further comprising a conductive wire bonded to each of the at least two first exterior metallization areas for bonding to a circuit board and a bonding material selected from the group consisting of solder and epoxy on the second exterior metallization area for bonding to a circuit board so as to form an array of at least two capacitors in parallel.
- 27. The ceramic capacitor of claim 24 wherein the multiplicity of first vias includes at least two tiers of first vias, each tier interconnected to the next by an intermediate metallization area, and the multiplicity of second vias includes at least two tiers of second vias, each tier interconnected to the next by an intermediate metallization area, with each first and second via having a height to width ratio of about 1:1 to about 2:1.
- 28. The ceramic capacitor of claim 27 wherein the first and second vias each have a height to width ratio of about 1:1.
- 29. The ceramic capacitor of claim 24 wherein the multiplicity of first vias includes at least two tiers of first vias, each tier interconnected to the next by an intermediate metallization area, and each first via having a height to width ratio of about 1:1 to about 2:1.
- 30. The ceramic capacitor of claim 24 wherein the multiplicity of second vias includes at least two tiers of second vias, each tier interconnected to the next by an intermediate metallization area, and each second via having a height to width ratio of about 1:1 to about 2:1.
- 31. The ceramic capacitor of claim 20 wherein the multiplicity of first vias includes at least two tiers of first vias, each tier interconnected to the next by an intermediate metallization area, and each first via having a height to width ratio of about 1:1 to about 2:1.
- 32. The ceramic capacitor of claim 19 further including first and second end terminations on opposing sides of the ceramic body between the first and second opposed surfaces for applying a voltage differential to the capacitor from the sides of the ceramic body.
- 33. The ceramic capacitor of claim 32 further including:
at least two second exterior metallization areas, each on a portion of the second opposed surface to which electrical connections may be made; at least one third interior metallization area interior to the ceramic body intermediate the second opposed surface and the second interior metallization area and parallel thereto; at least two fourth interior metallization areas interior to the ceramic body intermediate the third interior metallization area and second opposed surface and parallel thereto, each fourth interior metallization area at least partially opposing a respective second exterior metallization area; at least one second via electrically interconnecting each of the fourth interior metallization areas to the respective second exterior metallization areas in locations where the second exterior metallization areas and the fourth interior metallization areas are existing and opposed; and wherein the at least two second exterior metallization areas are capable of being conductively bonded to a circuit board so as to form a series capacitor.
- 34. The ceramic capacitor of claim 33 further comprising a multiplicity of second vias, wherein the multiplicity of interconnecting second vias promotes reliable electrical connection of the at least two second exterior metallization areas to the at least two fourth interior metallization areas interior to the ceramic body.
- 35. The ceramic capacitor of claim 32 including one second interior metallization area opposing each of the at least two first interior metallization areas, wherein the second interior metallization area is electrically connected to the first end termination, thereby forming a capacitor at each first interior metallization area not contacting the first end termination.
- 36. The ceramic capacitor of claim 35 further comprising a resistor material on the second opposed surface, thereby forming an R-C device having a resistor in parallel with the capacitor.
- 37. The ceramic capacitor of claim 35 further comprising a resistor material on the first opposed surface between each of the at least two first exterior metallization areas, thereby forming an R-C device having a resistor in parallel with the capacitor.
- 38. The ceramic capacitor of claim 19 further including at least a first end termination at a side of the ceramic body between the first and second opposed surfaces, and including one second interior metallization area opposing each of the at least two first interior metallization areas not contacting the first end termination, wherein the second interior metallization area is electrically connected to the first end termination, thereby forming capacitors at each of the at least two first interior metallization areas not contacting the first end termination to thereby form an array of capacitors in parallel.
- 39. A ceramic capacitor comprising:
a ceramic body having first and second opposed coplanar surfaces; at least first and second interior metallization areas interior to the ceramic body intermediate the first and second opposed surfaces and parallel thereto; a first exterior metallization area on said first coplanar surface; at least one first via electrically interconnecting the first interior metallization area to the first exterior metallization area in a location where the first exterior metallization area and the first interior metallization area are existing and opposed; a second exterior metallization area on a surface of said ceramic body nonparallel to said first and second opposed coplanar surfaces, said second exterior metallization area electrically connecting to said second interior metallization area.
- 40. The ceramic capacitor of claim 39 further comprising a multiplicity of first vias, wherein the multiplicity of vias permit redundant electrical connections.
- 41. The ceramic capacitor of claim 39 further comprising:
a third interior metallization area interior to the ceramic body; and a third exterior metallization area on an external surface of said body electrically connecting to said third interior metallization area, whereby multiple parallel capacitors are formed between said exterior metallization areas.
- 42. The ceramic capacitor of claim 41 wherein said third exterior metallization area is on one of said first and second opposed coplanar surfaces, and further comprising at least one second via electrically interconnecting the third interior metallization area and the third exterior metallization area in a location where the third exterior metallization area and the third interior metallization area are existing and opposed.
- 43. The ceramic capacitor of claim 42 further comprising a multiplicity of second vias, wherein the multiplicity of vias permit redundant electrical connections.
- 44. The ceramic capacitor of claim 41 wherein said third exterior metallization area is on a surface of said ceramic body nonparallel to said first and second opposed coplanar surfaces
- 45. A method for making a capacitor having first and second exterior opposed coplanar surfaces, the method comprising providing a temporary substrate and forming the capacitor on the substrate beginning with the first exterior surface upward to the second exterior surface including forming a green ceramic body therebetween, then removing the temporary substrate and sintering the capacitor to harden the ceramic body.
- 46. The method of claim 45 wherein forming the capacitor includes the steps of:
printing at least one exterior metallization area onto a top surface of the temporary substrate; overlaying the at least one printed metallization area with a green ceramic body; printing at least one exterior metallization area onto a top surface of the green ceramic body; and laminating the green ceramic body, metallization areas and temporary substrate.
- 47. The method of claim 46 wherein overlaying with a green ceramic body includes the steps of:
first, applying a first green ceramic layer having a plurality of first vias, and filling the first vias with a resistor material; second, printing at least one first interior metallization area onto the first green ceramic layer; and third, applying a second green ceramic layer over the at least one first interior metallization area, wherein the capacitor formed is in series with a resistor.
- 48. The method of claim 46 wherein overlaying with a green ceramic body includes the steps of:
first, applying a first green ceramic layer having a plurality of first vias, and filling the first vias with a conductor material; second, printing at least one first interior metallization area onto the first green ceramic layer; and third, applying a second green ceramic layer over the at least one first interior metallization area.
- 49. The method of claim 48 wherein overlaying with a green ceramic body includes the steps of:
first, applying a first green ceramic layer having a plurality of first vias, and filling the first vias with a conductor material; second, printing at least one first interior metallization area onto the first green ceramic layer; and third, applying a second green ceramic layer having a plurality of second vias over the at least one first interior metallization area, and filling the second vias with a resistor material, wherein the capacitor formed is in parallel with a resistor.
- 50. The method of claim 48 further comprising fourth, printing at least one second interior metallization area on the second green ceramic layer and fifth, applying a third green ceramic layer over the at least one second interior metallization area.
- 51. The method of claim 50 wherein the third green ceramic layer includes a plurality of second vias, and further comprising filling the second vias with a conductor material.
- 52. The method of claim 51 wherein the second green ceramic layer includes a plurality of third vias, and further comprising filling the third vias with a resistor material.
- 53. The method of claim 50 wherein the third green ceramic layer includes a plurality of second vias, and further comprising filling the second vias with a resistor material.
- 54. The method of claim 45 wherein forming the capacitor includes the steps of:
first, printing at least one exterior metallization area onto a top surface of the temporary substrate; second, overlaying the at least one printed metallization area with a first green ceramic layer; third, printing at least one first interior metallization area onto a top surface of the first green ceramic layer; fourth, overlaying the at least one first interior metallization area with a second green ceramic layer; and fifth, laminating the green ceramic body, metallization areas and temporary substrate.
- 55. The method of claim 54 wherein the first green ceramic layer includes a plurality of vias, and further comprising filling the vias with a conductor material.
- 56. The method of claim 55 further comprising repeating the second and third steps to form a desired number of layers of green ceramic each having a plurality of vias.
- 57. The method of claim 55 further comprising, between the fourth and fifth steps, printing at least one second interior metallization area on the second green ceramic layer and applying a third green ceramic layer over the at least one second interior metallization area.
- 58. A method of fabricating a ceramic capacitor comprising at least one exterior metallization area on each of opposing sides of a ceramic body, the method comprising the sequential steps of:
first, providing a temporary substrate exhibiting low adhesion to a metal comprising the exterior metallization areas; second, printing at least one first exterior metallization area onto a top surface of the temporary substrate; third, overlaying the at least one printed first exterior metallization area with at least one first green ceramic tape layer having a plurality of vias; fourth, printing at least one first interior metallization area onto a top surface of the first green ceramic tape layer; fifth, overlaying the at least one printed first interior metallization area with a green active ceramic body; sixth, printing at least one second interior metallization area onto a top surface of the green active ceramic body; seventh, overlaying the at least one printed second interior metallization area with at least one second green ceramic tape layer having a plurality of vias; eighth, printing at least one exterior metallization area onto a top surface of the second green ceramic tape layer; ninth, laminating the green ceramic body, exterior metallization areas and temporary substrate; tenth, removing the temporary substrate to leave a laminated body; and eleventh, sintering the laminated body to form said ceramic capacitor.
- 59. The method of claim 58, further comprising, after the tenth step, dicing the laminated body into multiple laminated bodies.
CROSS-REFERENCE TO RELATED APPLICATION
[0001] This application is a continuation-in-part application of U.S. patent application Ser. No. 08/987,463 filed Dec. 9, 1997 entitled “Ceramic Chip Capacitor of Conventional Volume and External Form Having Increased Capacitance from Use of Closely-Spaced Interior Conductive Planes Reliably Connecting to Positionally-Tolerant Exterior Pads Through Multiple Redundant Vias.”
Divisions (1)
|
Number |
Date |
Country |
Parent |
09875347 |
Jun 2001 |
US |
Child |
10375303 |
Feb 2003 |
US |
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
08987463 |
Dec 1997 |
US |
Child |
09875347 |
Jun 2001 |
US |