Claims
- 1. A charge storage type semiconductor device comprising:
- a semiconductor substrate comprised of a single, crystal, said substrate having an interior short carrier diffusion length region with a crystal defect density of from 10.sup.5 /cm.sup.2 to 10.sup.7 /cm.sup.2, and at least one long carrier diffusion length region, said long carrier diffusion length region being formed in the vicinity of at least one of the major surfaces of the substrate, said long carrier diffusion length region having a thickness of from about 5 to 60 microns; and
- means for accumlating charge in those portions of the substrate which are located in the vicinity of one of the major surfaces of the substrate, said interior region being separated from said charge accumulating means.
- 2. A charge storage type semiconductor device according to claim 1, wherein the diffusion length of said long carrier diffusion length region is more than twice of that of said short carrier diffusion length region.
- 3. A charge storage type semiconductor device according to claim 1 or 2, wherein the diffusion length of said short carrier diffusion length is less than 40 microns.
- 4. A charge storage type semiconductor device comprising:
- a substrate of semiconductor material in the form of a singe crystal, said substrate having an interior portion having a crystal-defect density of from 10.sup.5 /cm.sup.2 to 10.sup.7 /cm.sup.2, and at least one relatively defect free region adjacent one surface of said substrate, said region having a relatively low defect density with respect to said interior portion and a thickness of about 5 to 60 microns; and
- means for accumulating charge in locations in said defect-free regions adjacent said surface of said substrate, said interior portion being separated from said location in said defect free regions.
- 5. A charge storage type semiconductor device according to claim 4, wherein said means for accumulating charge comprises means for forming potential wells in said locations adjacent said surface of said semiconductor substrate and means for generating and transferring charge to said potential wells.
- 6. A charge storage type semiconductor device according to claim 4, wherein a narrow defect containing region is formed in that portion of said semiconductor substrate which is located near one of the major surfaces of said substrate, said narrow defect containing region being connected to said interior portion and surrounding said means for accumulating charge; and said defect free region formed in the vicinity of the major surface of said substrate is divided by said narow defect containing region into island-like regions.
- 7. A charge storage type semiconducotor device according to claim 4, which is a charge-transfer type image sensor.
- 8. A charge storage type semiconductor device according to claim 4, which is an MOS dynamic RAM.
- 9. The device of claim 4 wherein said defects in said interior portion are induced thermally.
Priority Claims (2)
Number |
Date |
Country |
Kind |
54-92583 |
Jul 1979 |
JPX |
|
55-58398 |
May 1980 |
JPX |
|
Parent Case Info
This is a contination of U.S. patent application Ser. No. 503,645, filed June 15, 1983, now abandoned, which was a continuation of Ser. No. 171,483, filed July 23, 1980, now abandoned.
US Referenced Citations (4)
Non-Patent Literature Citations (1)
Entry |
Anolick et al., "Reduction of Alpha Radiation Impact on CCD Memories" IBM Tech. Disclosure Bulletin vol. 22(11/79) p. 2355. |
Continuations (2)
|
Number |
Date |
Country |
Parent |
503645 |
Jun 1983 |
|
Parent |
171483 |
Jul 1980 |
|