Claims
- 1. A chip carrier substrate comprising:a lower conductor layer comprising a copper layer having an upper surface and a lower surface and at least one upper conductor layer comprising a copper layer having an upper surface and a lower surface, formed above a base; a plurality of aluminum studs, formed by anodization to be of substantially identical height, interconnecting adjacent conductor layers; a layer of barrier metal beneath each of said aluminum studs, electrically connecting each of said aluminum studs with a copper layer therebelow to prevent direct contact therebetween; said aluminum studs and at least one said conductor layer being embedded in a polymeric dielectric material disposed on said base; and a layer of adhesion/barrier metal covering the lower surface of the copper layer of each said upper conductor layer, thereby being disposed between at least one said upper conductor layer and said dielectric material and thereby connecting each of said aluminum studs with a copper layer thereabove.
- 2. The chip carrier substrate according to claim 1, wherein said base is a printed wiring board (PWB) or multi-layer ceramic (MLC) board, and one of said layers of copper conductor is a pre-formed part of said board.
- 3. A chip carrier substrate according to claim 1, wherein said base is a plain conducting base having no selective through-passage of electronic information from one side to the other.
- 4. A chip carrier substrate according to claim 1, wherein said base is a plain non-conducting base having no selective through-passage of electronic information from one side to the other.
- 5. The chip carrier substrate of claim 1, wherein said dielectric material has a dielectric constant of less than about 3.0.
- 6. The chip carrier substrate of claim 1, wherein said dielectric material includes a polyimide.
- 7. The chip carrier substrate of claim 1, wherein said dielectric material includes a benzocyclobutane.
- 8. The chip carrier substrate of claim 1, wherein said dielectric material includes a thermoplastic film polymer having a low dielectric constant.
- 9. The chip carrier substrate of claim 1, wherein said lower conductor layer comprises a layer of adhesion/barrier metal on the lower surface of the copper layer thereof, and is disposed directly on the base which is a non-electrically conductive base.
- 10. The chip carrier substrate of claim 1, wherein said lower conductor layer comprises a layer of adhesion/barrier metal on the lower surface of the copper layer thereof, and is disposed above the base which is an electrically conductive base, with the polymeric dielectric material disposed between the lower conductor layer and the base.
- 11. The chip carrier substrate of claim 10, additionally comprising a plurality of aluminum studs connecting the lower conductor layer and the electrically conductive base, with a layer of adhesion/barrier metal disposed between the copper layer of the lower conductor layer and each of the plurality of aluminum studs connecting the lower conductor layer and the electrically conductive base.
- 12. The chip carrier substrate of claim 1, wherein the lower conductor layer comprises an upper layer of a prepared base.
- 13. The chip carrier substrate of claim 1, wherein the barrier metal is a selectively etchable metal, the etching of which does not affect the copper layers or the aluminum studs.
- 14. The chip carrier substrate of claim 1, wherein the barrier metal is selected from the group consisting of tantalum, tungsten and titanium.
- 15. The chip carrier substrate of claim 1, wherein the adhesion/barrier metal is selected from the group consisting of titanium and chromium.
Priority Claims (1)
Number |
Date |
Country |
Kind |
128200 |
Jan 1999 |
IL |
|
Parent Case Info
This application is a division of application Ser. No. 09/303,422 filed on May 3, 1999, abn.
US Referenced Citations (2)
Number |
Name |
Date |
Kind |
4899439 |
Potter et al. |
Feb 1990 |
|
5300735 |
Yokono et al. |
Apr 1994 |
|