Claims
- 1. A process of fabricating a package for a semiconductor device comprising:
providing a semiconductor wafer including a plurality of dice; forming an overcoat on a surface on a front side of the wafer; patterning the overcoat to expose a connection pad on a front side of the dice; attaching the wafer to a substrate; separating the wafer into multichip strips, each strip containing a plurality of dice; assembling the strips sandwich-like to form a stack, with an edge of each die in the stack being exposed; depositing at least a first metal layer on one side of the stack, the first metal layer wrapping around an edge of a die to form an electrical connection between a location on the front side of the die and a device terminal on a back side of the die; disassembling the stack into individual strips; and separating a strip into individual dice.
- 2. The process of claim 1 comprising depositing at least a second metal layer on an opposite side of the stack, the second metal layer wrapping around an opposite edge of the die to form an electrical connection between a second location on the front side of the die and the device terminal on the back side of the die.
- 3. The process of claim 1 wherein separating the wafer into strips comprises:
cutting through the wafer and through a portion of the substrate along a first set of parallel lines between the dice to form a first set of partial cuts, the substrate remaining intact at a back side of the substrate; and breaking the substrate along the partial cuts.
- 4. The process of claim 3 wherein cutting comprises sawing.
- 5. The process of claim 3 wherein cutting comprises photolithographic patterning and etching.
- 6. The process of claim 3 further comprising cutting through the wafer and through a portion of the substrate between dice along a second set of lines perpendicular to the first set of parallel lines to form a second set of partial cuts before separating the wafer into strips.
- 7. The process of claim 6 wherein separating a strip into individual dice comprises breaking the strip along the second set of partial cuts.
- 8. The process of claim 6 wherein the first set of partial cuts is deeper than the second set of partial cuts.
- 9. The process of claim 1 wherein depositing at least a first metal layer comprises sputtering.
- 10. The process of claim 1 wherein depositing at least a first metal layer comprises evaporation.
- 11. The process of claim 1 wherein depositing the first metal layer comprises depositing a first metal sublayer and depositing second metal sublayer over the first metal sublayer.
- 12. The process of claim 11 wherein depositing the second metal sublayer comprises plating.
- 13. The process of claim 1 wherein the connection pad located in an interior region of the front side of the die, and wherein assembling the strips to form a stack comprises sealing off the connection pad.
- 14. The process of claim 1 comprising forming a solder ball in electrical contact with the connection pad.
- 15. The process of claim 1 wherein the substrate is electrically conductive.
- 16. The process of claim 15 wherein attaching the wafer to a substrate comprises attaching the wafer to the substrate with an electrically conductive cement.
- 17. The process of claim 1 wherein the substrate is electrically nonconductive.
- 18. The process of claim 17 further comprising forming a via entirely through the substrate and filling the via with an electrically conductive material.
- 19. The process of claim 1 further comprising depositing at least one layer of a solderable metal on the first connection pad.
- 20. The process of claim 19 further comprising removing an oxide layer before depositing the layer of solderable metal.
- 21. The process of claim 1 wherein the semiconductor device comprises a MOSFET.
- 22. The process of claim 1 wherein the semiconductor device comprises a diode.
- 23. The process of claim 1 wherein the semiconductor device comprises a JFET.
- 24. The process of claim 1 wherein the semiconductor device comprises a bipolar transistor.
- 25. The process of claim 1 wherein the semiconductor device comprises an IC.
- 26. A process of fabricating a package for a semiconductor device comprising:
providing a semiconductor wafer including a plurality of dice; attaching a front side of the wafer to a first substrate; processing the back side of the wafer so as to thin the wafer; creating openings in the first substrate to expose connection pads on a front side of the dice; attaching a back side of the wafer to a second substrate to form a sandwich containing the wafer interposed between the first and second substrates; separating the sandwich into strips, each strip containing a plurality of dice; assembling the strips together to form a stack, with one edge of each die being exposed; depositing at least a first metal layer on one side of the stack, the first metal layer wrapping around an edge of a die to form an electrical connection between a location on the front side of the die and a terminal on a back side of the die; disassembling the stack into individual strips; and separating a strip into individual dice.
- 27. The process of claim 26 wherein processing the back side of the wafer comprises grinding.
- 28. The process of claim 26 wherein processing the back side of the wafer comprises lapping.
- 29. The process of claim 26 wherein processing the back side of the wafer comprises etching.
- 30. A process of fabricating a package for a semiconductor device comprising:
providing a semiconductor wafer including a plurality of dice; attaching the wafer to a substrate; forming an overcoat on a surface of the wafer; patterning the overcoat to expose connection pads on a front side of the dice; separating the wafer into multichip strips, each strip containing a plurality of dice; forming an electrically conductive wraparound layer, the wraparound layer wrapping around an edge of the die to form at least a portion of an electrical path between a location on a front side of the die and a device terminal at a back side of the die; and separating the wafer into individual dice.
- 31. The process of claim 30 wherein the wraparound layer comprises a conductive polymer.
- 32. The process of claim 30 wherein the wraparound layer comprises a metal.
- 33. A process of forming an electrical connection between a location on a front side of a semiconductor die and a device terminal at a back side of the die comprising depositing at least one metal layer extending from the location on the front die of the die and around an edge of the die, the at least one metal layer forming at least a portion of an electrical path between the location on the front side of the die and the device terminal at the back side of the die.
- 34. The process of claim 33 comprising attaching a conductive substrate to the back side of the die, the at lest one metal layer being in contact with the substrate.
- 35. A process of fabricating a package for a vertical power MOSFET comprising:
providing a semiconductor wafer including a plurality of dice; attaching a back side of the wafer to a conductive substrate; forming a nonconductive overcoat on a front side of the dice; patterning the overcoat to expose source and gate pads on the front side of the dice; separating the wafer into strips, each strip containing a plurality of dice; assembling the strips sandwich-like to form a stack, with an edge of each die in the stack being exposed; depositing a first metal layer on one side of the stack, the first metal layer wrapping around an edge of each die to form an electrical connection between a location on the front side of the die and a drain terminal of the MOSFET; disassembling the stack into individual strips; and plating a second metal layer over the first metal layer.
- 36. A semiconductor package comprising:
a semiconductor die; a substrate attached to a first side of the die; an overcoat overlying a second side of the die, an opening in the overcoat exposing a portion of the second side of the die; and an electrically conductive wraparound layer adjacent to the exposed portion of the second side of the die and extending along an edge of the die to the substrate and forming at least a portion of an electrical path between the second side of the die and a device terminal on a first side of the die.
- 37. The semiconductor package of claim 36 wherein the substrate is electrically conductive.
- 38. The semiconductor package of claim 36 wherein the electrically conductive wraparound layer comprises a metal.
- 39. The semiconductor package of claim 38 wherein the electrically conductive wraparound layer comprises first and second metal sublayers, the second metal sublayer overlying and being thicker than the first metal sublayer.
- 40. The semiconductor package of claim 36 wherein the electrically conductive wraparound layer comprises a conductive polymer.
- 41. The semiconductor package of claim 36 comprising a connection pad on the second side of the die, the connection pad being electrically insulated from the electrically conductive wraparound layer.
- 42. The semiconductor package of claim 41 further comprising a solder ball in electrical contact with the connection pad.
- 43. The semiconductor package of claim 41 further comprising a conductive polymer ball in electrical contact with the connection pad.
- 44. The semiconductor package of claim 36 wherein the die comprises a vertical power MOSFET.
- 45. The semiconductor package of claim 36 wherein the die comprises a diode.
- 46. The semiconductor package of claim 36 wherein the die comprises a bipolar transistor.
- 47. The semiconductor package of claim 36 wherein the die comprises a JFET.
- 48. The semiconductor package of claim 36 wherein the die comprises a IC.
- 49. A package for a vertical power MOSFET comprising:
a semiconductor die, with source and gate pads being located on a front side of the die and a drain terminal being located on a back side of the die; a conductive substrate attached to the back side of the die and in electrical contact with the drain terminal; and a metal layer overlying the front side of the die and extending along an edge of the die and making contact with the substrate.
- 50. The semiconductor package of claim 49 wherein the metal layer comprises first and second metal sublayers, the second metal sublayer overlying and being thicker than the first metal sublayer.
- 51. The semiconductor package of claim 49 wherein the source and gate pads comprise a layer of solderable metal.
- 52. The semiconductor package of claim 51 wherein the solderable metal comprises a metal from the group consisting of gold, nickel, copper and silver.
- 53. A semiconductor package comprising:
a semiconductor die; a first substrate attached to a front side of the die, an opening being formed in the substrate at a location of a connection pad; a second substrate attached to a back side of the die; and at least one metal layer in contact with a location on the front side of the die and extending along an edge of the die to said second substrate and forming an electrical contact with a terminal on a back side of the die.
- 54. The semiconductor package of claim 53 wherein the die is 1-2 mils thick.
- 55. A semiconductor package comprising:
a die having a front side and a back side and comprising a semiconductor device, the device having at least one terminal at the front side and at least a second terminal at the back side; at least one connection pad at the front side of the die in electrical contact with the at least one terminal; a substrate attached to the back side of the die, the die and the substrate having edges that are substantially coplanar and substantially perpendicular to the front and back sides of the die; a wraparound metal layer extending from a location over the front side of the die and along the edges of the die and the substrate, the wraparound metal layer being in electrical contact with the second terminal of the semiconductor device.
- 56. The semiconductor package of claim 55 wherein the substrate is conductive.
- 57. The semiconductor package of claim 55 wherein the wraparound metal layer is in contact with the edge and a portion of the a backside of the substrate.
- 58. The semiconductor package of claim 55 wherein the wraparound metal layer comprises at least two sublayers.
- 59. The semiconductor package of claim 55 wherein the substrate is nonconductive, the substrate containing at least one via filled with a conductive material.
- 60. The semiconductor package of claim 55 further comprising a solder ball in electrical contact with the at least one connection pad.
- 61. The semiconductor package of claim 55 further comprising a conductive polymer ball in electrical contact with the at least one connection pad.
CROSS-REFERENCE TO RELATED APPLICATIONS
1. This application is related to application No. [Attorney Docket No. 7766 US] and application No. [Attorney Docket No. 7791 US], both of which were filed by the same applicants on the same date as this application and both of which are incorporated herein by reference.
Divisions (1)
|
Number |
Date |
Country |
Parent |
09395095 |
Sep 1999 |
US |
Child |
09733823 |
Dec 2000 |
US |