Claims
- 1. A chip tester for testing a variety of microelectronic chip types in a multiple-pin test socket, each chip type having input terminals, output terminals, a power supply terminal, and a ground terminal, said tester adapted for testing at least two chip family types in said multiple-pin test socket, a first family type having its ground terminal at a first pin position of said test socket, and a second type having its ground terminal at a second pin position of said test socket different from said first pin position, said tester comprising:
- means for applying power to said power supply terminal of a chip under test;
- means for applying ground to said ground terminal of said chip under test;
- drive means for applying first and second sequences of signal patterns to said input and output terminals of a chip under test for respective first and second chip family types;
- means for monitoring the signal pattern on said input and output terminals;
- means for indicating, for each said signal pattern applied, whether or not chip under test is operational responsive to the existence or not, respectively, of a predetermined relationship between the signal pattern on said input and ouput terminals and the signal pattern established by said drive means;
- means for repeatedly and continuously applying only the signal pattern from said sequence of signal patterns that produced said predetermined relationship;
- said means for applying ground to said ground terminal of said chip under test including:
- means for applying ground potential to said first pin position when applying a sequence of said signal patterns, corresponding to said first chip family type, to said chip under test; and
- means for applying ground potential to both said first and second pin position when applying a sequence of said signal patterns, corresponding to said second chip family type, to said chip under test.
- 2. The chip tester as claimed in claim 1, wherein:
- said chip family types include, and said test socket is adapted to receive, at least two of the chip types consisting of 14-pin, 16-pin, 18-pin, and 20-pin chip types;
- said sequence of signal patterns includes signal pattern sequences for corresponding ones of said 14-pin, 16-pin, 18-pin, and 20-pin chip types; and
- said means for applying ground to said ground terminal includes means for automatically applying ground to pins 7 through 10 when a 14-pin chip test pattern is applied, to pins 8 through 10 when a 16-pin chip test pattern is applied, to pins 9 and 10 when an 18-pin chip test pattern is applied, and to pin 10 when a 20-pin chip test pattern is applied.
- 3. A chip tester for testing a variety of microelectronic chip types in a multiple-pin test socket, each chip type having input terminals, output terminals, a power supply terminal, and a ground terminal, said tester adapted for testing at least two chip family types in said multiple-pin test socket, a first family type having its ground terminal at a first pin position of said test socket, and a second type having its ground terminal at a second pin position of said test socket different from said first pin position, said tester comprising:
- means for applying power to said power supply terminal of a chip under test;
- means for applying ground to said ground terminal of said chip under test;
- drive means for applying first and second sequences of signal patterns to said input and output terminals of a chip under test for respective first and second chip family types;
- said means for applying ground comprising means for applying ground to said first pin position during the application of said sequence of signal patterns relating to said first chip family type, and for applying ground simultaneously to both said first and second pin positions during the application of said sequences of signal patterns relating to said second chip family type;
- means for monitoring the signal pattern on said input and output terminals; and
- means for indicating, for each said signal pattern applied, whether or not the chip under test is operational responsive to the existence or not, respectively, of a predetermined relationship between the signal pattern on said input and output terminals and the signal pattern established by said drive means.
Parent Case Info
This is a continuation of application Ser. No. 751,567, filed July 3, 1985, abandoned.
US Referenced Citations (8)
Continuations (1)
|
Number |
Date |
Country |
Parent |
751567 |
Jul 1985 |
|