Claims
- 1. A method of operating a multi-chip module (MCM), comprising:processing signals within first and second separate integrated circuit (IC) chips mounted on a substrate, said first separate IC chip comprising a first portion coupled to a multiplexing circuit and a buffer by at least one signal conductor; and communicating said signals via an interconnecting means that directly couples said at least one signal conductor of said first separate IC chip to said second separate IC chip thereby bypassing said multiplexing circuit.
- 2. The method as recited in claim 1 wherein said second separate IC chip comprises first and second circuit portions coupled together by at least one signal conductor, said interconnecting means directly coupling said at least one signal conductor of said first separate IC chip to said at least one signal conductor of said second separate IC chip.
- 3. The method as recited in claim 1 wherein said multiplexing circuit and said buffer are disconnected from a source of electrical power to eliminate power consumption thereby.
- 4. The method as recited in claim 2 wherein said first circuit portion of said second separate IC chip is disconnected from a source of electrical power to eliminate power consumption thereby.
- 5. The method as recited in claim 2 wherein said first circuit portion of each of said first and second separate IC chips comprises a clock driver circuit for providing a clock signal to said multiplexing circuit and said buffer of said first separate IC chip and said second circuit portion of said second separate IC chip, said interconnecting means bypassing said clock driver of said second separate IC chip whereby said second circuit portion of said second separate IC chip receives said clock signal from said clock driver of said first separate IC chip.
- 6. The method as recited in claim 1 wherein said at least one signal conductor of said first separate IC chip comprises a plural-conductor bus.
- 7. The method as recited in claim 2 wherein said at least one signal conductor of said second separate IC chip comprises a plural-conductor bus and said first circuit portion of said second separate IC chip comprises an input buffer and a demultiplexing circuit, said interconnecting means thereby bypassing said input buffer and said demultiplexing circuit of said second separate IC chip.
- 8. A method of manufacturing a multi-chip module (MCM), comprising:providing a substrate for supporting a plurality of separate integrated circuit (IC) chips thereon; mounting first and second separate IC chips on said substrate, said first separate IC chip comprising a first portion coupled to a multiplexing circuit and buffer by at least one signal conductor; and directly coupling said at least one signal conductor of said first IC chip to said second IC chip with an interconnecting means thereby bypassing said multiplexing circuit.
- 9. The method as recited in claim 8 wherein said second separate IC chip comprises first and second circuit portions coupled together by at least one signal conductor, said interconnecting means directly coupling said at least one signal conductor of said first separate IC chip to said at least one signal conductor of said second separate IC chip.
- 10. The method as recited in claim 8 further comprising the step of decoupling said multiplexing circuit and said buffer from a source of electrical power to eliminate power consumption thereby.
- 11. The method as recited in claim 9 further comprising the step of disconnecting said first circuit portion of said second separate IC chip from a source of electrical power to eliminate power consumption thereby.
- 12. The method as recited in claim 9 wherein said first circuit portion of each of said first and second separate IC chips comprises a clock driver circuit for providing a clock signal to said multiplexing circuit and said buffer of said first separate IC chip and said second circuit portion of said second separate IC chip, said interconnecting means bypassing said clock driver of said second separate IC chip whereby said second circuit portion of said second separate IC chip receives said clock signal from said clock driver of said first separate IC chip.
- 13. The method as recited in claim 8 wherein said at least one signal conductor of said first separate IC chip comprises a plural-conductor bus.
- 14. The method as recited in claim 9 wherein said at least one signal conductor of said second separate IC chip comprises a plural-conductor bus and said first circuit portion of said second separate IC chip comprises an input buffer and a demultiplexing circuit, said interconnecting means thereby bypassing said input buffer and said demultiplexing circuit of said second separate IC chip.
- 15. A method of operating a multi-chip module (MCM), comprising:processing signals within first and second separate integrated circuit (IC) chips mounted on a substrate, said first separate IC chip comprising a first portion coupled to a multiplexing circuit and a buffer by at least one signal conductor; and communicating said signals via an interconnecting means that directly couples said at least one signal conductor of said first separate IC chip to said second separate IC chip thereby bypassing said buffer.
- 16. A method of manufacturing a multi-chip module (MCM), comprising:providing a substrate for supporting a plurality of separate integrated circuit (IC) chips thereon; mounting first and second separate IC chips on said substrate, said first separate IC chip comprising a first portion coupled to a multiplexing circuit and buffer by at least one signal conductor; and directly coupling said at least one signal conductor of said first IC chip to said second IC chip with an interconnecting means thereby bypassing said buffer.
Parent Case Info
This Application is a Divisional of prior Application Ser. No. 08/838,536, filed on Apr. 9, 1997, currently pending, to Thaddeus J. Gabara. The above-listed Application is commonly assigned with the present invention and is incorporated herein by reference as if reproduced herein in its entirety under Rule 1.53(b).
US Referenced Citations (5)