1. Field of the Invention
This invention relates to a circuit board having a heating means and a hermetically sealed multi-chip package.
2. Related Art
Recently, a wide variety of smaller and lighter mobile electronic devices have been developed. Such mobile electronic devices include cellular phones, digital video/still cameras, PDAs (Personal Digital Assistants), HPCs (Handheld Personal Computers), MP3 (MPEG-1 Audio Layer-3) players and notebook computers. Semiconductor packages that include semiconductor devices (or chips) are typically mounted within these mobile electronic devices. To fit inside of a small mobile electronic device, the size of the semiconductor packages must be approximately equal to the size of the semiconductor chips that are housed within the semiconductor packages.
This CSP (Chip Size Package or Chip Scale Package), which is a package that is approximately the equal to the size of the semiconductor chips that are housed within the package, was developed in 1990s. In particular, the CSP was introduced in the semiconductor packaging industry in 1992. Since then, various types of CSPs have been developed by LSI manufacturers. The most popular CSP is the Fine pitch Ball Grid Array (FBGA), which is widely used for memory and logic chips. In addition, Bump Chip Carrier (BCC), Face Down-FBGA (FD-FBGA), Super-CSP, and Fine pitch Land Grid Array (FLGA) packages have been developed.
In a CSP, the reliability of its solder joints is one of most important technical issues. To evaluate CSPs, thermal cycling tests and mechanical strength tests are used. CSPs are mounted to a circuit board via solder balls or solder bumps, and hence CSP solder joints can be viewed as solder joints of flip-chip devices. The reliability of the solder joints in flip-chip and CSP assemblies is strongly affected by the following conditions:
The above concerns are supported by thermal cycling results, which suggest that many flip chip and CSP assemblies are less reliable than Plastic Ball Grid Arrays (PBGAs). For example, PBGAs on FR4 boast a median life of 5,000-10,000 cycles during thermal cycling between 0° C. and 100° C. Under similar conditions, most CSP assemblies offer median lives in the range of 1,000-5,000 cycles, with some as low as 5-100 cycles.
The poor reliability of the solder joint of CSPs is primarily due to the small size of its solder joints. For identical chips in flip-chip/CSP or BGA formats, the joint-to-height ratio ranges from about 1:5 to 1:6, which implies that shear strains in flip-chip/CSP solder joints are perhaps 6.25 times higher than in BGA assemblies. Using the Coffin-Manson relationship for solder joint life estimates, the strain ratio results in a fatigue life ratio of about 40. Furthermore, the ability to absorb energy of solder joints in flip-chip/CSPs is less than that of the BGA package.
U.S. Pat. No. 5,396,403, which is assigned to Hewlett-Packard Company and is entitled “Heat Sink Assembly with Thermally-Conductive Plate for a Plurality of Integrated Circuits on a Substrate,” discloses an improved structure for heat dissipation in a multi-chip module (MCM) device where a number of chips are mounted via solder balls without imposing mechanical stress.
The first and second heat sinks 10 and 13 enclose the MCM and the two thermally conductive plates 7 and 11 in a cavity 15. The heat sinks 10 and 13 are mechanically fastened together by screws or other fasteners. A flat cable 16 extends between the heat sinks to establish electrical connections with external circuitry.
In this conventional MCM heat dissipation structure, the heat sink assembly provides an efficient, thermally conductive path between the chips in the MCM and the heat sinks in the MCM. Further, mechanical stresses from lateral chip motion resulting from thermal effects, such as differential expansion are minimized and other mechanical stresses are eliminated.
However, as CSP and flip chips are miniaturized, the solder joints become increasingly smaller, which increases the need for improving and enhancing the reliability of the solder joints.
In one embodiment of the invention, a multi-chip package is provided. The multi-chip package includes a plurality of semiconductor chips, a substrate electrically coupled to the plurality of semiconductor chips, heat dissipation means, and a plurality of thermal interfaces disposed between the semiconductor chips and the heat dissipation means. The heat dissipation means forms a hermetically sealed cavity that encloses the semiconductor chips and at least a portion of the substrate.
In another embodiment of the invention, a circuit board is provided. The circuit board includes a chip mounting surface, a chip mounting area on the chip mounting surface, the chip mounting area including a plurality of lands, and heating elements connected to the lands, the heating elements capable heating a joint formed between the lands and electrode pads of a semiconductor chip.
These and other features, and advantages, will be more clearly understood from the following detailed description taken in conjunction with the accompanying drawings. It is important to point out that the illustrations may not necessarily be drawn to scale, and that there may be other embodiments of this invention which are not specifically illustrated.
a is a plan view and a partially enlarged view of a board and
In some embodiments, the chip mounting surface 21 includes electrically conductive land patterns (not shown) and wiring patterns (not shown). The wiring patterns extend from the chip mounting areas 23 to the terminal sections 22. Part or all of the wiring patterns can be formed within the substrate 20. The land patterns and the wiring patterns are used to electrically connect semiconductor chips, which are subsequently mounted in respective chip mounting areas 23, to the terminal sections 22. A hermetic seal can be formed at region 36 of the mounting surface as explained in detail below.
The hermetically sealed cavity 35 suppresses the generation and development of solder joint cracks by preventing the oxidation of cracks that have generated. The solder joint cracks occur when the distance between neighboring molecules increases by an external force so that the attractive force between the molecules decreases. In this case, oxygen can break and intrude the molecular bond of the solder joint so that oxidation layers and cracks are generated. By blocking the supply of oxygen that is essential to the crack generation by hermetically sealing the semiconductor chips 26 and 31 and the chip mounting surface 21 of the circuit substrate 20, the generation and development of the cracks can be prevented.
Additionally, the hermetically sealed cavity 35 can prevent corrosion problems by isolating the inner space of the multi-chip package from a polluted external atmosphere. As shown in
In the multi-chip package of the present invention, the heat dissipation means 30 physically contacts the substrate 20 in a limited region. In other words, as shown in
The heat dissipation means 30 is formed such that a hermetic seal is made at the region 36. This can be accomplished by gradually down-bending one end portion of the heat dissipation means 30 toward the hermetic seal region 36 as shown by a circle “A” in
Various techniques can be used to hermetically seal if the substrate 20 using the heat dissipation means 30. For example, as shown in
Other polymer bonding techniques include anodic bonding, low-temperature glass bonding, and fusion bonding. Anodic bonding utilizes electrostatic energy generated by applying 200-1,000 V at 180-500° C. to objects to be bonded, and typically uses a vacuum anodic bonding apparatus. Low-temperature glass bonding is carried out by either applying a pressure of 10 Kg/cm2 under vacuum atmosphere with using SOG (Spin-On Glass) as an adhesive or by applying 400-450° C. by making use of a silver-filled glass adhesive.
a is a plan view and a partially enlarged view of a board, and
The heating means 40 are connected to external terminals 45 through the first and second wires 42 and 43. When a DC voltage is applied to the external terminals 45, the heating means 40 generate heat due to their electrical resistance. The level of DC voltage is set so that the solder balls can be melted from the heat generated by the heating means 40. The voltage supplied to the heating means 40 may be controlled externally. For example, when a semiconductor chip mounted on the substrate does not work, the DC voltage is applied to the terminals 45 of the substrate. The DC voltage can be supplied automatically by using a computer program. When the heating means 40 heats the solder balls to a temperature that is higher than melting point of the solder balls, the solder balls having cracks melt away and reflow to heal the cracks. Therefore, the reliability of the solder joints can be greatly improved and quick and easy rework of failed components is possible because there is no need to disassemble the module.
The present invention can be applied to a multi-chip package implemented by using a circuit substrate and CSPs or wafer level packages. However, it should be noted that the hermetic sealing structure and the formation of the heating means are not necessarily limited to the CSPs and WLPs and may be applied to various packages having solder joints. In the drawings and specification, there have been disclosed typical preferred embodiments of this invention and, although specific terms are employed, they are used in a generic and descriptive sense only and not for purposes of limitation, the scope of this invention being set forth in the following claims.
Number | Date | Country | Kind |
---|---|---|---|
2001-23350 | Apr 2001 | KR | national |
Number | Name | Date | Kind |
---|---|---|---|
3289046 | Carr | Nov 1966 | A |
4092697 | Spaight | May 1978 | A |
4101970 | Saito et al. | Jul 1978 | A |
4123293 | Okikawa et al. | Oct 1978 | A |
4143468 | Novotny et al. | Mar 1979 | A |
4524238 | Butt | Jun 1985 | A |
4561006 | Currie | Dec 1985 | A |
4609903 | Toyokura et al. | Sep 1986 | A |
4730232 | Lindberg | Mar 1988 | A |
4771365 | Cichocki et al. | Sep 1988 | A |
4833567 | Saaski et al. | May 1989 | A |
4860444 | Herrell et al. | Aug 1989 | A |
5010233 | Henschen et al. | Apr 1991 | A |
5109317 | Miyamoto et al. | Apr 1992 | A |
5109318 | Funari et al. | Apr 1992 | A |
5199164 | Kim et al. | Apr 1993 | A |
5222014 | Lin | Jun 1993 | A |
5265321 | Nelson et al. | Nov 1993 | A |
5268814 | Yakubowski | Dec 1993 | A |
5323292 | Brzezinski | Jun 1994 | A |
5377077 | Burns | Dec 1994 | A |
5396403 | Patel | Mar 1995 | A |
5541448 | Carpenter | Jul 1996 | A |
5587882 | Patel | Dec 1996 | A |
5703398 | Sono et al. | Dec 1997 | A |
5750926 | Schulman et al. | May 1998 | A |
5856913 | Heilbronner | Jan 1999 | A |
5951893 | Bitko et al. | Sep 1999 | A |
5963427 | Bollesen | Oct 1999 | A |
5981310 | DiGiacomo et al. | Nov 1999 | A |
6051888 | Dahl | Apr 2000 | A |
6128194 | Francis | Oct 2000 | A |
6143590 | Ohki et al. | Nov 2000 | A |
6169325 | Azuma et al. | Jan 2001 | B1 |
6233154 | Farnworth et al. | May 2001 | B1 |
6281573 | Atwood et al. | Aug 2001 | B1 |
6320257 | Jayaraj et al. | Nov 2001 | B1 |
6351384 | Daikoku et al. | Feb 2002 | B1 |
6362966 | Ali et al. | Mar 2002 | B1 |
6373133 | DiGiacomo et al. | Apr 2002 | B1 |
6411507 | Akram | Jun 2002 | B1 |
6437240 | Smith | Aug 2002 | B2 |
6438504 | Mikubo et al. | Aug 2002 | B2 |
6442033 | Liu et al. | Aug 2002 | B1 |
6478944 | Ishiyama | Nov 2002 | B1 |
6483702 | Lofland | Nov 2002 | B1 |
6785144 | Akram | Aug 2004 | B1 |
20010000988 | Farnworth et al. | May 2001 | A1 |
20010005311 | Duesman et al. | Jun 2001 | A1 |
20010009504 | Lee et al. | Jul 2001 | A1 |
Number | Date | Country |
---|---|---|
60-30155 | Feb 1985 | JP |
61-294842 | Dec 1986 | JP |
01185957 | Jul 1989 | JP |
5-326768 | Dec 1993 | JP |
06104353 | Apr 1994 | JP |
06-268113 | Sep 1994 | JP |
7-115153 | May 1995 | JP |
7-176651 | Jul 1995 | JP |
7-211831 | Aug 1995 | JP |
8-125113 | May 1996 | JP |
9-148500 | Jun 1997 | JP |
10-340983 | Dec 1998 | JP |
WO9016141 | Dec 1990 | WO |
Number | Date | Country | |
---|---|---|---|
20020158330 A1 | Oct 2002 | US |