This application claims the priority benefit of Taiwan application serial no. 110104623, filed on Feb. 8, 2021. The entirety of the above-mentioned patent application is hereby incorporated by reference herein and made a part of this specification.
The disclosure relates to a substrate structure and a manufacturing method thereof, and in particular, relates to a circuit board structure and a manufacturing method thereof.
Generally, two circuit boards having circuits or conductive structures are connected to each other through a solderless block to be combined, and an underfill is used to fill the gap between the two substrates to seal the solderless block. Nevertheless, in the high-temperature reflow soldering process of the solder, the circuit board with the larger area size may not be released due to stress, so considerable warpage may easily occur, and the assembly yield between the two circuit boards may be reduced.
The disclosure provides a circuit board structure requiring reduced costs and exhibiting favorable structural reliability without the use of solder and underfill.
The disclosure provides a manufacturing method of a circuit board structure configured to manufacture the abovementioned circuit board structure.
A circuit board structure provided by the disclosure includes a first sub-board, a second sub-board, and a connecting structure layer. The first sub-board includes a plurality of circuit patterns. The second sub-board includes a plurality of pads. The connecting structure layer is disposed between the first sub-board and the second sub-board. The connecting structure layer has a plurality of through holes and includes an insulating layer, a first adhesive layer, a second adhesive layer, and a plurality of conductive blocks. The first adhesive layer and the second adhesive layer are located on two opposite sides of the insulating layer. The first adhesive layer is directly connected to the first sub-board, and the second adhesive layer is directly connected to the second sub-board. The through holes penetrate through the first adhesive layer, the insulating layer, and the second adhesive layer, and the conductive blocks are located in the through holes. An upper surface and a lower surface of each of the conductive blocks are respectively lower than a first surface of the first adhesive layer relatively away from the insulating layer and a second surface of the second adhesive layer relatively away from the insulating layer. Each of the circuit patterns contacts the upper surface of each of the conductive blocks, and each of the pads contacts the lower surface of each of the conductive blocks.
In an embodiment of the disclosure, a height of each of the conductive blocks is equal to or greater than a thickness of the insulating layer.
In an embodiment of the disclosure, the first sub-board includes a dielectric layer, a first circuit layer, a second circuit layer, and a plurality of conductive vias. The first circuit layer and the second circuit layer are located on two opposite sides of the dielectric layer. The conductive vias penetrate through the dielectric layer and are connected to the first circuit layer and the second circuit layer, and the second circuit layer includes the circuit patterns.
In an embodiment of the disclosure, the first sub-board includes a plurality of dielectric layers, a plurality of circuit layers, and a plurality of conductive vias. The circuit layers and the dielectric layers are stacked in an alternating manner. The conductive vias penetrate through the dielectric layers and are connected to the circuit layers. One layer among the circuit layers relatively adjacent to the connecting structure layer includes the circuit patterns, and at least one layer among the circuit layers includes a plurality of fine circuits.
In an embodiment of the disclosure, the second sub-board further includes a substrate, and the pads are located on a top surface of the substrate.
In an embodiment of the disclosure, the substrate includes a printed circuit board, a bismaleimide-triazine (BT) carrier board, a ceramic substrate, a redistribution layer (RDL) carrier board, or a glass substrate.
A manufacturing method of a circuit board structure provided by the disclosure includes the following steps. An insulating layer, a first adhesive layer, and a second adhesive layer are provided. The first adhesive layer and the second adhesive layer are located on two opposite sides of the insulating layer. A plurality of through holes are formed to penetrate through the first adhesive layer, the insulating layer, and the second adhesive layer. A plurality of conductive blocks are formed in the through holes to form a connecting structure layer. An upper surface and a lower surface of each of the conductive blocks are respectively lower than a first surface of the first adhesive layer relatively away from the insulating layer and a second surface of the second adhesive layer relatively away from the insulating layer. A first sub-board and a second sub-board are provided on two opposite sides of the connecting structure layer. The first sub-board includes a plurality of circuit patterns, and the second sub-board includes a plurality of pads. The first sub-board, the connecting structure layer, and the second sub-board are pressed such that the first adhesive layer is directly connected to the first sub-board, and the second adhesive layer is directly connected to the second sub-board. Each of the circuit patterns contacts the upper surface of each of the conductive blocks, and each of the pads contacts the lower surface of each of the conductive blocks.
In an embodiment of the disclosure, the manufacturing method of the circuit board structure further includes the following step. First tape and second tape are respectively provided on the first adhesive layer and the second adhesive layer after the insulating layer, the first adhesive layer, and the second adhesive layer are provided and before the through holes are formed. The through holes are allowed to penetrate through the first tape and the second tape when the through holes are formed. The first tape and the second tape are removed after the conductive blocks are formed in the through holes.
In an embodiment of the disclosure, a height of each of the conductive blocks is equal to or greater than a thickness of the insulating layer.
In an embodiment of the disclosure, the first sub-board includes a dielectric layer, a first circuit layer, a second circuit layer, and a plurality of conductive vias. The first circuit layer and the second circuit layer are located on two opposite sides of the dielectric layer. The conductive vias penetrate through the dielectric layer and are connected to the first circuit layer and the second circuit layer, and the second circuit layer includes the circuit patterns.
In an embodiment of the disclosure, the first sub-board includes a plurality of dielectric layers, a plurality of circuit layers, and a plurality of conductive vias. The circuit layers and the dielectric layers are stacked in an alternating manner. The conductive vias penetrate through the dielectric layers and are connected to the circuit layers. One layer among the circuit layers relatively adjacent to the connecting structure layer includes the circuit patterns, and at least one layer among the circuit layers includes a plurality of fine circuits.
In an embodiment of the disclosure, the second sub-board further includes a substrate, and the pads are located on a top surface of the substrate.
In an embodiment of the disclosure, the substrate includes a printed circuit board, a bismaleimide-triazine (BT) carrier board, a ceramic substrate, a redistribution layer (RDL) carrier board, or a glass substrate.
To sum up, in the circuit board structure design provided by the disclosure, the first adhesive layer of the connecting structure layer may be directly connected to the first sub-board including plural circuit patterns, the second adhesive layer of the connecting structure layer may be directly connected to the second sub-board including plural pads, and two opposite sides of the conductive blocks of the connecting structure layer may contact the circuit patterns and the pads. In this way, in the manufacturing method of the circuit board structure provided by the disclosure, neither solder nor underfill is required, so manufacturing costs of the circuit board structure may be effectively reduced. Besides, because the adhesive layers are used to replace the use of solder, the bonding yields between the connecting structure layer and the first sub-board and the second sub-board may be effectively increased, a simple process is provided, and structural reliability of the circuit board structure provided by the disclosure is improved.
To make the aforementioned more comprehensible, several embodiments accompanied with drawings are described in detail as follows.
The accompanying drawings are included to provide a further understanding of the disclosure, and are incorporated in and constitute a part of this specification. The drawings illustrate exemplary embodiments of the disclosure and, together with the description, serve to explain the principles of the disclosure.
Next, with reference to
Next, with reference to
Next, with reference to
Next, with reference to
Next, with reference to
Finally, with reference to
Structurally, with reference to
In other words, the first adhesive layer 114 of the connecting structure layer 100a may be directly connected to the first sub-board 200a including the circuit patterns 217, the second adhesive layer 116 of the connecting structure layer 100a may be directly connected to the second sub-board 300a including the pads 312, and two opposite sides of the conductive blocks 118 of the connecting structure layer 110a may contact the circuit patterns 217 and the pads 312. That is, through the structure in which the first adhesive layer 114 and the second adhesive layer 116 of the connecting structure layer 100a are connected to different types of sub-boards, manufacturing of a heterogeneous substrate (i.e., the circuit board structure 10a) is completed. In this way, in the manufacturing method of the circuit board structure 10a provided by the present embodiment, neither solder nor underfill is required, so manufacturing costs of the circuit board structure 10a may be effectively reduced. Besides, connection is made through the adhesive layers since no solder is used, as such, bonding yields between the connecting structure layer 100a and the first sub-board 200a and the second sub-board 300a may be effectively increased, a simple process is provided, and structural reliability of the circuit board structure 10a provided by the present embodiment is improved.
It should be noted that the reference numerals and a part of the contents in the previous embodiment are used in the following embodiments, in which identical reference numerals indicate identical or similar components, and repeated description of the same technical contents is omitted. Please refer to the descriptions of the previous embodiment for the omitted contents, which will not be repeated hereinafter.
The first sub-board 400 provided by this embodiment may be implemented as a redistribution circuit board having thin circuits. To be specific, the first sub-board 400 includes a plurality of dielectric layers 460, a plurality of circuit layers 410, 420, 430, and 440, and a plurality of conductive vias 450. The circuit layers 410, 420, 430, and 440 and the dielectric layers 460 are stacked in an alternating manner, and the conductive vias 450 penetrate through the dielectric layers 460 and are connected to the circuit layers 410, 420, 430, and 440. The circuit layer 430 relatively adjacent to the connecting structure layer 100b includes a circuit pattern 432, and the circuit layers 410 and 420 include a general circuit 412 and a plurality of fine circuits 414.
Further, the second sub-board 500 provided by this embodiment may be implemented as a multilayer circuit board. The second sub-board 500 includes a plurality of circuit layers 520, 530, 540, 550, 560, and 570, a plurality of dielectric layers 510 and 515, and a solder-mask layer 590. The circuit layers 520, 530, 540, 550, 560, and 570 and the dielectric layers 510 and 515 are arranged in an alternating manner, and the circuit layer 560 includes a pad 562. The solder-mask 590 covers and partially exposes the circuit layer 570, so that the circuit layer 570 may act as a pad to be electrically connected to an external circuit. A first conductive via 523 penetrates through the dielectric layer 510 and is electrically connected to the circuit layers 520 and 530, and a first conductive via 525 penetrates through the dielectric layer 515 and is electrically connected to the circuit layers 520 and 540, the circuit layers 540 and 560, the circuit layers 530 and 550, and the circuit layers 550 and 570.
With reference to
Note that the connecting structure layers 100a and 100b provided by the present embodiment may be designed differently according to different product needs, for instance, the number, sizes, heights, and positions of the conductive blocks 118 may be appropriately adjusted so that the conductive blocks 118 may be considerably matched and may exhibit high use efficiency.
In view of the foregoing, in the circuit board structure design provided by the disclosure, the first adhesive layer of the connecting structure layer may be directly connected to the first sub-board including plural circuit patterns, the second adhesive layer of the connecting structure layer may be directly connected to the second sub-board including plural pads, and two opposite sides of the conductive blocks of the connecting structure layer may contact the circuit patterns and the pads. In this way, in the manufacturing method of the circuit board structure provided by the disclosure, neither solder nor underfill is required, so manufacturing costs of the circuit board structure may be effectively reduced. Besides, because the adhesive layers are used to replace the use of solder, the bonding yields between the connecting structure layer and the first sub-board and the second sub-board may be effectively increased, a simple process is provided, and structural reliability of the circuit board structure provided by the disclosure is improved.
It will be apparent to those skilled in the art that various modifications and variations can be made to the disclosed embodiments without departing from the scope or spirit of the disclosure. In view of the foregoing, it is intended that the disclosure covers modifications and variations provided that they fall within the scope of the following claims and their equivalents.
Number | Date | Country | Kind |
---|---|---|---|
110104623 | Feb 2021 | TW | national |
Number | Name | Date | Kind |
---|---|---|---|
6329610 | Takubo | Dec 2001 | B1 |
6768064 | Higuchi et al. | Jul 2004 | B2 |
20010005545 | Andou | Jun 2001 | A1 |
20020020548 | Takenaka | Feb 2002 | A1 |
20020066961 | Tomekawa | Jun 2002 | A1 |
20020134584 | Higuchi | Sep 2002 | A1 |
20030168254 | Kariya | Sep 2003 | A1 |
20050057906 | Nakatani | Mar 2005 | A1 |
20050155792 | Ito | Jul 2005 | A1 |
20070221399 | Nishizawa | Sep 2007 | A1 |
20090020319 | Yamada | Jan 2009 | A1 |
20100315796 | Sakuyama | Dec 2010 | A1 |
20110100690 | Yoshimura | May 2011 | A1 |
20110303444 | Yoshimura | Dec 2011 | A1 |
20120055706 | Mok | Mar 2012 | A1 |
20130126221 | Kanda | May 2013 | A1 |
20130153269 | Takahashi | Jun 2013 | A1 |
20150245474 | Takahashi | Aug 2015 | A1 |
20160021753 | Tomikawa | Jan 2016 | A1 |
20160295707 | Takano | Oct 2016 | A1 |
20180218972 | Arai | Aug 2018 | A1 |
20190289715 | Iwai | Sep 2019 | A1 |
20200066624 | Chou | Feb 2020 | A1 |
20200328266 | Liu et al. | Oct 2020 | A1 |
20200389969 | Ikeda | Dec 2020 | A1 |
Number | Date | Country |
---|---|---|
201141342 | Nov 2011 | TW |
201946515 | Dec 2019 | TW |
Entry |
---|
“Office Action of Taiwan Counterpart Application”, dated Aug. 18, 2021, p. 1-p. 11. |
Number | Date | Country | |
---|---|---|---|
20220256717 A1 | Aug 2022 | US |