Claims
- 1. A CMOS circuit assembly, comprising:a monocrystalline silicon body; all-around dielectrically insulated source-drain regions formed in said silicon body; trenches etched in said source-drain regions and filled with silicon; and a metal silicide layer disposed on said silicon filling said trenches.
- 2. The CMOS circuit assembly according to claim 1, wherein said trenches are filled with undoped silicon.
- 3. The CMOS circuit assembly according to claim 1, wherein said trenches are filled with lightly doped silicon.
- 4. The CMOS circuit assembly according to claim 1, wherein said silicon filling said trenches is selected from the group consisting of lightly doped or undoped monocrystalline, polycrystalline, and amorphous silicon.
- 5. The CMOS circuit assembly according to claim 1, wherein said silicon filling said trenches is a conformally deposited silicon selected from the group of polycrystalline and amorphous silicon.
- 6. The CMOS circuit assembly according to claim 1, wherein said silicon filling said trenches is undoped silicon deposited by selective epitaxy.
- 7. The CMOS circuit assembly according to claim 1, wherein said trenches define an upper trench region and wherein said silicon in said upper trench region is doped.
- 8. The CMOS circuit assembly according to claim 7, which further comprises a metal silicide layer disposed on said doped silicon in said upper trench region.
- 9. The CMOS circuit assembly according to claim 8, wherein said metal silicide is titanium silicide.
- 10. The CMOS circuit assembly according to claim 1, wherein said metal silicide is titanium silicide.
- 11. The CMOS circuit assembly according to claim 1, wherein said trenches have a depth of 0.3 to 1 mm.
- 12. The CMOS circuit assembly according to claim 1, wherein said trenches have a depth of 0.5 to 0.7 mm.
- 13. The CMOS circuit assembly according to claim 1, wherein said source-drain regions define a plurality of individual transistors in said silicon body, and including insulation trenches filled with insulation material disposed between and insulating mutually adjacent transistors from one another.
Priority Claims (1)
Number |
Date |
Country |
Kind |
197 06 789 |
Feb 1997 |
DE |
|
Parent Case Info
This Appln is a Div of Ser. No. 09/027,015 filed Feb. 20, 1998 U.S. Pat. No. 6,124,156.
US Referenced Citations (6)
Number |
Name |
Date |
Kind |
4916508 |
Tsukamoto et al. |
Apr 1990 |
A |
5043778 |
Teng et al. |
Aug 1991 |
A |
5132755 |
Ueno |
Jul 1992 |
A |
5236863 |
Iranmanesh |
Aug 1993 |
A |
5741735 |
Violette et al. |
Apr 1998 |
A |
6274419 |
Omid-Zohoor et al. |
Aug 2001 |
B1 |