Chen et al “SLOTFET fabrication of self-aligned sub-100nm fully-depleted SOI CMOS” SOI Conference, 2000 IEEE International, 2000 pp.: 82-83.* |
Choi et al. “30 nm ultra-thin-body SOI MOSFET with selectively deposited Ge raised S/D” Device Research Conference, 2000. Conference Digest. 58th DRC, 2000 pp.: 23-24.* |
Ieong et al. “Comparison of raised and Schottky source/drain MOSFETs using a novel tunneling contact model” Electron Devices Meeting, 1998. IEDM '98 Technical Digest., International, 1998 p. 27.6.1-27.6.4. |