Claims
- 1. A column decoder cell for use in a 1T/1C ferroelectric memory array comprising:
- a first column decoder section having two input/output nodes for receiving a first input/output signal and a first inverted input/output signal, two bit line nodes for receiving a first bit line signal and a first inverted bit line signal, and a column decode node for receiving a column decode signal; and
- a second column decoder section having two input/output nodes for receiving a second input/output signal and a second inverted input/output signal, two bit line nodes for receiving a second bit line signal and a second inverted bit line signal, and a column decode node for receiving the column decode signal,
- wherein the width of the column decoder cell is substantially the same as the width of two columns of 1T/1C memory cells used in the array.
- 2. A column decoder cell as in claim 1 in which the first and second column decoder sections are stacked vertically in the column direction of the array.
- 3. A column decoder cell as in claim 1 in which the first column decoder comprises:
- a first N-channel transistor having a current path coupled between an input/output node and a bit line node, and a gate coupled to the column decode node; and
- a second N-channel transistor having a current path coupled between the other input/output node and the other bit line node, and a gate coupled to the column decode node.
- 4. A column decoder as in claim 3 in which the first column decoder further comprises first and second isolation transistors physically located between the first and second N-channel transistors.
- 5. A column decoder cell as in claim 1 in which the first column decoder further comprises first and second isolation transistors having current paths coupled between the input/output nodes.
- 6. A column decoder cell as in claim 5 in which the first isolation transistor further comprises a gate for receiving an equilibrate signal.
- 7. A column decoder cell as in claim 5 in which the second isolation transistor further comprises a gate that is coupled to ground.
- 8. A column decoder cell as in claim 1 in which the second column decoder comprises:
- a first N-channel transistor having a current path coupled between an input/output node and bit line node, and a gate coupled to the column decode node; and
- a second N-channel transistor having a current path coupled between the other input/output node and the other bit line node, and a gate coupled to the column decode node.
- 9. A column decoder as in claim 8 in which the second column decoder further comprises first and second isolation transistors physically located between the first and second N-channel transistors.
- 10. A column decoder cell as in claim 1 in which the second column decoder further comprises first and second isolation transistors having current paths coupled between the input/output nodes.
- 11. A column decoder cell as in claim 10 in which the first isolation transistor further comprises a gate for receiving an equilibrate signal.
- 12. A column decoder cell as in claim 10 in which the second isolation transistor further comprises a gate that is coupled to ground.
- 13. A row of column decoder cells for use in a 1T/1C ferroelectric memory array, each column decoder cell comprising:
- a first column decoder section having two input/output nodes for receiving a first input/output signal and a first inverted input/output signal, two bit line nodes for receiving a first bit line signal and a first inverted bit line signal, and a column decode node for receiving a column decode signal; and
- a second column decoder section having two input/output nodes for receiving a second input/output signal and a second inverted input/output signal, two bit line nodes for receiving a second bit line signal and a second inverted bit line signal, and a column decode node for receiving the column decode signal,
- wherein the width of each column decoder cell in the row is substantially the same as the width of two columns of 1T/1C memory cells used in the array.
- 14. A row of column decoder cells as in claim 13 in which the orientation of every other cell is inverted in the row direction of the array.
- 15. A row of column decoder cells as in claim 13 in which the first and second column decoder sections are stacked vertically in the column direction of the array.
- 16. A row of column decoder cells as in claim 13 in which the first column decoder comprises:
- a first N-channel transistor having a current path coupled between an input/output node and a bit line node, and a gate coupled to the column decode node; and
- a second N-channel transistor having a current path coupled between the other input/output node and the other bit line node, and a gate coupled to the column decode node.
- 17. A row of column decoder cells as in claim 13 in which the first column decoder further comprises first and second isolation transistors physically located between the first and second N-channel transistors.
- 18. A row of column decoder cells as in claim 13 in which the first column decoder further comprises:
- a first isolation transistor having a current path coupled between the input/output nodes and a gate for receiving an equilibrate signal; and
- a second isolation transistor having a current path coupled between the bit line nodes and a gate coupled to ground.
- 19. A row of column decoder cells as in claim 13 in which the second column decoder comprises:
- a first N-channel transistor having a current path coupled between an input/output node and a bit line node, and a gate coupled to the column decode node; and
- a second N-channel transistor having a current path coupled between the other input/output node and the other bit line node, and a gate coupled to the column decode node.
- 20. A row of column decoder cells as in claim 13 in which the second column decoder further comprises first and second isolation transistors physically located between the first and second N-channel transistors.
- 21. A row of column decoder cells as in claim 13 in which the second column decoder further comprises:
- a first isolation transistor having a current path coupled between the bit line nodes and a gate for receiving an equilibrate signal; and
- a second isolation transistor having a current path coupled between the bit line nodes and a gate coupled to ground.
RELATED APPLICATION INFORMATION
This application is related to the following applications assigned to the assignee of the present invention, which are all hereby specifically incorporated by this reference:
US Referenced Citations (26)