[0001] The present application is a continuation of U.S. patent application Ser. No. 09/764,223 filed Jan. 16, 2001, which is a continuation of U.S. patent application Ser. No. 09/465,724 filed Dec. 17, 1999 (now U.S. Pat. No. 6,185,123), which is a continuation of U.S. patent application Ser. No. 08/970,520 filed Nov. 14, 1997 (now U.S. Pat. No. 6,028,783), all of which are hereby incorporated by reference. This application is also related to the following other patents assigned to the assignee of the present invention, which were filed concurrently with U.S. patent application Ser. No. 08/970,520 and are also incorporated by referenced in there entirety herein: [0002] U.S. Pat. No. 5,956,266, entitled “REFERENCE CELL FOR A 1T/1C FERROELECTRIC MEMORY” which granted Sep. 21, 1999; [0003] U.S. Pat. No. 5,880,989, entitled “SENSING METHODOLOGY FOR A 1T/1C FERROELECTRIC MEMORY” which granted Mar. 9, 1999; [0004] U.S. Pat. No. 5,986,919, entitled “REFERENCE CELL CONFIGURATION FOR A 1T/1C FERROELECTRIC MEMORY” which granted Nov. 16, 1999; [0005] U.S. Pat. No. 5,969,980, entitled “SENSE AMPLIFIER CONFIGURATION FOR A 1T/1C FERROELECTRIC MEMORY” which granted Oct. 19, 1999; [0006] U.S. Pat. No. 5,829,728, entitled “COLUMN DECODER CONFIGURATION FOR A 1T/1C FERROELECTRIC MEMORY” which granted Apr. 6, 1999; [0007] U.S. Pat. No. 6,002,634, entitled “SENSE AMPLIFIER LATCH DRIVER CIRCUIT FOR A 1T/1C FERROELECTRIC MEMORY”, which granted Dec. 14, 1999; and [0008] U.S. Pat. No. 5,978,251 entitled “PLATE LINE DRIVER CIRCUIT FOR A 1T/1C FERROELECTRIC MEMORY”, which granted Nov. 2, 1999.
Number | Date | Country | |
---|---|---|---|
Parent | 08970454 | Nov 1997 | US |
Child | 10389276 | Mar 2003 | US |
Parent | 09764223 | Jan 2001 | US |
Child | 10389276 | Mar 2003 | US |
Parent | 09465724 | Dec 1999 | US |
Child | 09764223 | Jan 2001 | US |
Parent | 08970520 | Nov 1997 | US |
Child | 09465724 | Dec 1999 | US |