Claims
- 1. A delay line for an associated delay locked loop circuit, the delay line comprising:
a plurality of operably coupled delay elements; and at least one other delay element operably coupled to the plurality of delay elements, wherein the delay locked loop circuit associated with the delay line is precluded from locking on the at least one other delay element beyond at least one artificial boundary generated only during initialization of the delay locked loop circuit.
- 2. The delay line of claim 1, wherein the at least one other delay element is operably coupled to the plurality of delay elements through at least one multiplexer.
- 3. The delay line of claim 2, wherein the at least one multiplexer is configured to generate the at least one artificial boundary during initialization of the delay locked loop circuit.
- 4. The delay line of claim 1, wherein the at least one artificial boundary includes a minimum delay boundary adjacent a first delay element of the plurality of delay elements and a maximum delay boundary adjacent a second delay element of the plurality of delay elements, wherein the at least one other delay element is adjacent the minimum delay boundary.
- 5. The delay line of claim 4, further comprising at least another delay element adjacent to the maximum delay boundary and operably coupled to the plurality of delay elements.
- 6. The delay line of claim 1, wherein the at least one artificial boundary includes a minimum delay boundary adjacent to a first end of the delay line and a maximum delay boundary adjacent to a second end of the delay line, wherein the at least one other delay element is adjacent to the maximum delay boundary.
- 7. A delay locked loop comprising:
a plurality of operably coupled delay elements; first circuitry configured to select at least one delay element from among the plurality of delay elements, wherein the first circuitry includes at least one shift register; and second circuitry configured to preclude the first circuitry from selecting at least one other delay element operably coupled to the plurality of delay elements.
- 8. A delay locked loop comprising:
a plurality of operably coupled delay elements; first circuitry configured to select at least one delay element from among the plurality of delay elements; and second circuitry configured to preclude the first circuitry from selecting at least one other delay element operably coupled to the plurality of delay elements, wherein the second circuitry is configured to allow the at least one other delay element to be selected in response to an indication from phase comparator circuitry associated with the second circuitry that a delay signal is substantially in phase with a reference signal.
- 9. A delay locked loop comprising:
a plurality of operably coupled delay elements; first circuitry configured to select at least one delay element from among the plurality of delay elements; and second circuitry configured to preclude the first circuitry from selecting at least one other delay element operably coupled to the plurality of delay elements during initialization.
- 10. The delay locked loop of claim 9, wherein the plurality of delay elements and the at least one other delay element comprise a line of delay elements including a minimum delay end, wherein the at least one other delay element comprises a delay element adjacent to the minimum delay end.
- 11. The delay locked loop of claim 10, wherein the line of delay elements further comprises a maximum delay end, wherein the at least one other delay element further comprises a delay element adjacent the maximum delay end.
- 12. The delay locked loop of claim 9, wherein the second circuitry comprises at least one multiplexer responsive to at least one control signal.
- 13. An electronic circuit including at least one delay line of a delay locked loop comprising:
a plurality of operably coupled delay elements; and at least one other delay element operably coupled to the plurality of delay elements through at least one multiplexer, wherein the at least one multiplexer is configured to generate at least one artificial boundary within the at least one delay line to preclude delay locked loop circuitry associated with the at least one delay line from locking on the at least one other delay element beyond the at least one artificial boundary during initialization of the delay locked loop circuitry.
- 14. The electronic circuit of claim 13, wherein the at least one artificial boundary includes a minimum delay boundary adjacent a first delay element of the plurality of delay elements and a maximum delay boundary adjacent a second delay element of the plurality of delay elements, wherein the at least one other delay element is adjacent the minimum delay boundary.
- 15. The electronic circuit of claim 14, further comprising at least another delay element adjacent to the maximum delay boundary and operably coupled to the plurality of delay elements through at least one other multiplexer.
- 16. The electronic circuit of claim 13, wherein the at least one artificial boundary includes a minimum delay boundary adjacent to a first end of the at least one delay line and a maximum delay boundary adjacent to a second end of the at least one delay line, wherein the at least one other delay element is adjacent to the maximum delay boundary.
- 17. An electronic system comprising:
a processor; and at least one of an input device, an output device and a data storage device associated with the processor; wherein at least one component of the electronic system comprises:
a plurality of delay elements operably coupled as a delay line of a delay locked loop; first circuitry configured to select at least one delay element from among the plurality of delay elements, wherein the first circuitry includes at least one shift register; and second circuitry configured to preclude the first circuitry from selecting at least one other delay element operably coupled to the plurality of delay elements.
- 18. An electronic system comprising:
a processor; and at least one of an input device, an output device and a data storage device associated with the processor; wherein at least one component of the electronic system comprises:
a plurality of delay elements operably coupled as a delay line of a delay locked loop; first circuitry configured to select at least one delay element from among the plurality of delay elements; and second circuitry configured to preclude the first circuitry from selecting at least one other delay element operably coupled to the plurality of delay elements, wherein the second circuitry is further configured to allow the at least one other delay element to be selected in response to an indication from phase comparator circuitry associated with the second circuitry that a delay signal is substantially in phase with a reference signal.
- 19. An electronic system comprising:
a processor; and at least one of an input device, an output device and a data storage device associated with the processor; wherein at least one component of the electronic system comprises:
a plurality of delay elements operably coupled as a delay line of a delay locked loop; first circuitry configured to select at least one delay element from among the plurality of delay elements; and second circuitry configured to preclude the first circuitry from selecting at least one other delay element operably coupled to the plurality of delay elements during initialization.
- 20. The electronic system of claim 19, wherein the plurality of delay elements and the at least one other delay element comprise a line of delay elements including a minimum delay end, wherein the at least one other delay element comprises a delay element adjacent to the minimum delay end.
- 21. The electronic system of claim 20, wherein the line of delay elements further comprises a maximum delay end, wherein the at least one other delay element further comprises a delay element adjacent the maximum delay end.
- 22. The electronic system of claim 19, wherein the second circuitry comprises at least one multiplexer responsive to at least one control signal.
- 23. A semiconductor wafer including circuitry fabricated thereon, the circuitry comprising:
a plurality of delay elements operably coupled as a delay line of a delay locked loop; and at least one other delay element operably coupled to the plurality of delay elements through at least one multiplexer, wherein the at least one multiplexer is configured to generate at least one artificial boundary within the at least one delay line to preclude delay locked loop circuitry associated with the at least one delay line from locking on the at least one other delay element beyond the at least one artificial boundary during initialization of the delay locked loop circuitry.
- 24. The semiconductor wafer of claim 23, the circuitry further comprising a minimum delay boundary adjacent a first delay element of the plurality of delay elements and a maximum delay boundary adjacent a second delay element of the plurality of delay elements, wherein the at least one other delay element is adjacent the minimum delay boundary.
- 25. The semiconductor wafer of claim 24, the circuitry further comprising at least another delay element adjacent to the maximum delay boundary and operably coupled to the plurality of delay elements through at least one other multiplexer.
CROSS-REFERENCE TO RELATED APPLICATION
[0001] This application is a continuation of application Serial No. 09/616,562, filed Jul. 14, 2000, pending.
Continuations (1)
|
Number |
Date |
Country |
Parent |
09616562 |
Jul 2000 |
US |
Child |
10054415 |
Jan 2002 |
US |