Claims
- 1. A semiconductor structure comprising:(a) a substrate having a major surface; (b) a plurality of doped regions in the substrate at the major surface; (c) a first intrinsicly-formed epitaxial layer on the major surface; (d) a second intrinsicly-formed epitaxial layer on the first intrinsicly-formed layer; and (e) an N type epitaxial layer on the second intrinsicly-formed epitaxial layer; including graded N type dopant in the first and second intrinsicly-formed epitaxial layers and the N type epitaxial layer, the graded N type dopant compensating a dip in N type dopant concentration of an N type implant in the N type epitaxial layer.
- 2. A semiconductor structure comprising:(a) a substrate having a major surface; (b) a plurality of doped regions in the substrate at the major surface; (c) a first intrinsicly-formed epitaxial layer on the major surface; (d) a second intrinsicly-formed epitaxial layer on the first intrinsicly-formed layer; and (e) an N type epitaxial layer on the second intrinsicly-formed epitaxial layer; wherein a graded N type dopant is in the first and second intrinsicly-formed epitaxial layers.
- 3. A semiconductor structure comprising:(a) a substrate having a major surface; (b) a plurality of doped regions in the substrate at the major surface; (c) a first intrinsicly-formed epitaxial layer on the major surface; (d) a second intrinsicly-formed epitaxial layer on the first intrinsicly-formed layer; and (e) an N type epitaxial layer on the second intrinsicly-formed epitaxial layer; wherein the plurality of doped layers includes P+ layers that cumulatively cover more than half of the major surface.
- 4. A semiconductor structure comprising:(a) a substrate having a major surface; (b) a plurality of doped regions in the substrate at the major surface; (c) an intrinsicly-formed epitaxial layer on the major surface; and (d) an N type epitaxial layer on the intrinsicly-formed epitaxial layer; including graded N type dopant in the intrinsicly-formed epitaxial layer and the N type epitaxial layer, the graded N type dopant compensating a dip in N type dopant concentration of an N type implant in the N type epitaxial layer.
- 5. A semiconductor structure comprising:(a) a substrate having a major surface; (b) a plurality of doped regions in the substrate at the major surface; (c) an intrinsicly-formed epitaxial layer on the major surface; and (d) an N type epitaxial layer on the intrinsicly-formed epitaxial layer; wherein a graded N type dopant is in the intrinsicly-formed epitaxial layer.
CROSS REFERENCE TO RELATED APPLICATION
This is a division of application Ser. No. 09/149,353 filed on Sep. 8, 1998 of Vladimir F. Drobny and Kevin Bao for “COMPLEMENTARY BIPOLAR/CMOS EPITAXIAL STRUCTURE AND METHOD” now U.S. Pat. No. 6,080,644.
This application claims the benefit of prior filed U. S. Provisional Application Serial No. 60/073,883, filed Feb. 6, 1998, entitled “ENGINEERED EPI FOR HIGH SPEED CBCMOS TECHNOLOGY” by Vladimir F. Drobny and Kevin Bao.
US Referenced Citations (22)
Provisional Applications (1)
|
Number |
Date |
Country |
|
60/073883 |
Feb 1998 |
US |