Claims
- 1. A conductivity modulated semiconductor device comprising:
- a semiconductor substrate of a P type having a constant impurity concentration;
- a first epitaxial semiconductor layer of an N type which is formed on said semiconductor substrate and has an amount of impurities per unit area of between 5.times.10.sup.13 cm.sup.-2 and 1.times.10.sup.15 cm.sup.-2 ;
- a second epitaxial semiconductor layer of the N type which has an impurity concentration lower than that of said first epitaxial semiconductor layer and is formed on said first epitaxial semiconductor layer;
- at least one first semiconductor region of the P type formed in a surface area of said second epitaxial semiconductor layer;
- at least one second semiconductor region of the N type formed in a surface area of said first semiconductor region;
- a gate electrode formed on an insulation layer over the surface area of said first semiconductor region which lies between said second epitaxial semiconductor layer and said second semiconductor region;
- a source electrode formed in contact with said first and second semiconductor regions; and a drain electrode formed in contact with said semiconductor substrate.
- 2. A semiconductor device according to claim 1, in which said first epitaxial semiconductor layer has a main region formed on said semiconductor substrate and an additional region in ohmic contact with said drain electrode, and which further comprises a third semiconductor region of the P type which is formed in the surface area of the part of said second epitaxial semiconductor layer which is formed on said additional region, and a part of said source electrode being formed on said third semiconductor region.
- 3. A semiconductor device according to claim 2, wherein said third semiconductor region is formed integrally with said first semiconductor region.
- 4. A semiconductor device according to claim 3, further comprising a bonding wire which is formed in contact with a portion of said source electrode which is formed on said third semiconductor region.
- 5. A semiconductor device according to claim 3, further comprising a bump electrode which is formed in contact with a portion of said source electrode which is formed on said third semiconductor region.
- 6. A semiconductor device according to claim 3, wherein the main region of said first epitaxial semiconductor layer is formed to have different thicknesses.
- 7. A semiconductor device according to claim 2, wherein said third semiconductor region has a lower impurity concentration than said first semiconductor region.
- 8. A semiconductor device according to claim 7, wherein a portion of said source electrode formed on said third semiconductor region is a Schottky electrode which, together with said third semiconductor region, forms a Schottky diode.
- 9. A semiconductor device according to claim 1, wherein said first epitaxial semiconductor layer is formed to have different thicknesses.
- 10. A semiconductor device according to claim 1, wherein
- the constant impurity concentration of said substrate is higher than 2.times.10.sup.18 cm.sup.-3.
- 11. A semiconductor device according to claim 10, wherein
- the constant impurity concentration of said substrate is lower than 8.times.10.sup.18 cm.sup.-3.
- 12. A conductivity modulated semiconductor device comprising:
- a semiconductor substrate of a first conductivity type;
- a first epitaxial semiconductor layer of a second conductivity type which is formed on said semiconductor substrate and has an amount of impurities per unit area of between 5.times.10.sup.13 cm.sup.-2 and 1.times.10.sup.15 cm.sup.-2 ;
- a second epitaxial semiconductor layer of the second conductivity type which has an impurity concentration lower than that of said first epitaxial semiconductor layer and is formed on said first epitaxial semiconductor layer;
- at least one first semiconductor region of the first conductivity type formed in a surface area of said second epitaxial semiconductor layer;
- at least one second semiconductor region of the second conductivity type formed in a surface area of said first semiconductor region;
- a gate electrode formed on an insulation layer over the surface area of said first semiconductor region which lies between said second epitaxial semiconductor layer and said second semiconductor region;
- a source electrode formed in contact with said first and second semiconductor regions; and
- a drain electrode formed in contact with said semiconductor substrate.
- 13. A semiconductor device according to claim 12, wherein
- said substrate has an impurity concentration higher than 2.times.10.sup.18 cm.sup.-3.
- 14. A semiconductor device according to claim 13, wherein
- said substrate has an impurity concentration lower than 8.times.10.sup.18 cm.sup.-3.
- 15. A semiconductor device according to claim 14, wherein
- said impurity concentration of said substrate is constant.
- 16. A semiconductor device according to claim 12, wherein
- said first epitaxial semiconductor layer has a main region formed on said semiconductor substrate and an additional region in ohmic contact with said drain electrode, and which further comprises a third semiconductor region of the first conductivity type which is formed in the surface area of the part of said second epitaxial semiconductor layer which is formed on said additional region, and a part of said source electrode being formed on said third semiconductor region.
- 17. A semiconductor device according to claim 16, wherein
- said third semiconductor region is formed integrally with said first semiconductor region.
- 18. A semiconductor device according to claim 17, further comprising:
- a bonding wire which is formed in contact with a portion of said source electrode which is formed on said third semiconductor region.
- 19. A semiconductor device according to claim 17, further comprising:
- a bump electrode which is formed in contact with a portion of said source electrode which is formed on said third semiconductor region.
- 20. A semiconductor device according to claim 17, wherein
- the main region of said first epitaxial semiconductor layer is formed to have different thickness.
- 21. A semiconductor device according to claim 16, wherein
- said third semiconductor region has a lower impurity concentration than said first semiconductor region.
- 22. A semiconductor device according to claim 21, wherein
- a portion of said source electrode formed on said third semiconductor region is a Schottky electrode which, together with said third semiconductor region, forms a Schottky diode.
- 23. A semiconductor device according to claim 12, wherein
- said first epitaxial semiconductor layer is formed to have different thicknesses.
Priority Claims (2)
Number |
Date |
Country |
Kind |
58-224089 |
Nov 1983 |
JPX |
|
59-135904 |
Jun 1984 |
JPX |
|
CROSS-REFERENCE TO RELATED APPLICATION
This application is a continuation of application Ser. No. 07/355,828, filed on May 22, 1989, now abandoned, which is a continuation of application Ser. No. 07/061,505 filed Jun. 15, 1987, now abandoned which is a Continuation-In-Part of our copending application Ser. No. 858,854, filed on Apr. 30, 1986, which is a Continuation Application of our application Ser. No. 677,092, filed Nov. 30, 1984, which is now abandoned.
US Referenced Citations (11)
Foreign Referenced Citations (5)
Number |
Date |
Country |
60-196974 |
Oct 1985 |
JPX |
60-254658 |
Dec 1985 |
JPX |
61-82477 |
Apr 1986 |
JPX |
61-123184 |
Jun 1986 |
JPX |
2150753 |
Nov 1984 |
GBX |
Non-Patent Literature Citations (2)
Entry |
"Newest Semiconductor Technology", 1971, Dec. 5, p. 250, FIG. 1. |
Semiconductor devices physics and technology, Jan. 1985, Chapter 2, p. 38, by S. M. Sze. |
Continuations (3)
|
Number |
Date |
Country |
Parent |
355828 |
May 1989 |
|
Parent |
61505 |
Jun 1987 |
|
Parent |
677092 |
Nov 1984 |
|
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
858854 |
Apr 1986 |
|