With the increasing down-scaling of integrated circuits and increasingly demanding requirements to the speed of integrated circuits, transistors need to have higher drive currents with smaller dimensions. Fin Field-Effect Transistors (FinFET) were thus developed. FinFET transistors have increased channel widths. The increase in the channel widths is achieved by forming channels that include portions on the sidewalls of the fins and portions on the top surfaces of the fins. Since the drive currents of transistors are proportional to the channel widths, the drive currents of FinFETs are increased.
For a more complete understanding of the embodiments, and the advantages thereof, reference is now made to the following descriptions taken in conjunction with the accompanying drawings, in which:
The making and using of the embodiments of the disclosure are discussed in detail below. It should be appreciated, however, that the embodiments provide many applicable inventive concepts that can be embodied in a wide variety of specific contexts. The specific embodiments discussed are merely illustrative, and do not limit the scope of the disclosure.
A Fin Field-Effect Transistor (FinFET) related structure and the method of forming the same are provided in accordance with various embodiments. The intermediate stages of forming the FinFET are illustrated. The variations of the embodiments are discussed. Throughout the various views and illustrative embodiments, like reference numbers are used to designate like elements.
Referring to
Referring to
Over dielectric layer 28, capping layer 30 is formed. In some embodiments, capping layer 30 may be a metal-containing layer, and hence may sometimes be referred to as metal layer 30. Capping layer 30 may comprise titanium nitride (TiN) in accordance with some embodiments. In alternative embodiments, the exemplary materials of capping layer 30 include tantalum-containing materials and/or titanium-containing materials such as TaC, TaN, TaAlN, TaSiN, TiN, TiAl, Ru, and combinations thereof.
In
Next, as shown in
Experiment results indicated that fin height H has a significant effect on the amount of residue remaining in trench 45.
Experiment results also indicated that poly-to-OD spacing S1 (
It is further appreciated that the width W of STI region 22 also has the effect on whether the residues will be formed or not. It is noted that width W is also the spacing of neighboring fins 24, In accordance with some embodiments, width W of STI region 22 may be smaller than about 100 Å. The aspect ratio H/W of trench 45 may be smaller than about 13, and may also be smaller than about 5.
In a subsequent step, hard mask patterns 34A and 34B are removed, as shown in
FinFET 60 may include gate spacers 62, source and drain regions 64, silicide regions 66, contact plugs 68, and Inter-Layer Dielectric (ILD) 70. In some embodiments, the formation of source and drain regions 64 may also comprise etching portions of fin 24 that are not covered by gate stack 40, and performing an epitaxy to grow stressors (not shown, which may be silicon germanium or silicon carbon). The stressors are then implanted to form source/drain regions 64. In alternative embodiments, fin 24 is not recessed, and an epitaxy may be performed to grow an epitaxy region on fin 24 to enlarge source and drain regions 64. At the time source and drain regions 64 is formed by the implantation, stacked layers 42 may also be implanted to reduce the resistivity.
In accordance with embodiments, a device includes a substrate, an isolation region at a top surface of the substrate, and a semiconductor fin over the isolation region. The semiconductor fin has a fin height smaller than about 400 Å, wherein the fin height is measured from a top surface of the semiconductor fin to a top surface of the isolation region.
In accordance with other embodiments, a device includes a semiconductor substrate, STI regions adjacent to a surface of the semiconductor substrate, and a first and a second semiconductor strip comprising sidewalls contacting opposite sidewalls of the STI regions. The device further includes a first and a second semiconductor fin over and joining the first and the second semiconductor strips, respectively. The fin heights of the first and the second semiconductor fins are smaller than about 400 Å.
In accordance with yet other embodiments, a method includes forming an STI region in a semiconductor substrate, wherein portions of the semiconductor substrate on opposite sides of the STI region form semiconductor strips. The method further includes recessing the STI region to form a recess. The top portions of the semiconductor strips form a first and a second semiconductor fin having fin heights smaller than about 400 Å, wherein the fin heights are measured from top surfaces of the first and the second semiconductor fins to a top surface of the STI region.
Although the embodiments and their advantages have been described in detail, it should be understood that various changes, substitutions and alterations can be made herein without departing from the spirit and scope of the embodiments as defined by the appended claims. Moreover, the scope of the present application is not intended to be limited to the particular embodiments of the process, machine, manufacture, and composition of matter, means, methods and steps described in the specification. As one of ordinary skill in the art will readily appreciate from the disclosure, processes, machines, manufacture, compositions of matter, means, methods, or steps, presently existing or later to be developed, that perform substantially the same function or achieve substantially the same result as the corresponding embodiments described herein may be utilized according to the disclosure. Accordingly, the appended claims are intended to include within their scope such processes, machines, manufacture, compositions of matter, means, methods, or steps. In addition, each claim constitutes a separate embodiment, and the combination of various claims and embodiments are within the scope of the disclosure.
This application is a divisional of U.S. patent application Ser. No. 14/132,299 entitled, “Control Fin Heights in FinFET Structures,” filed Dec. 18, 2013 which is a divisional of U.S. patent application Ser. No. 13/351,135, entitled “Control Fin Heights in FinFET Structures,” filed on Jan. 16, 2012, now U.S. Pat. No. 8,659,097 issued Feb. 25, 2014, which application are incorporated herein by reference.
Number | Name | Date | Kind |
---|---|---|---|
6867433 | Yeo et al. | Mar 2005 | B2 |
7635893 | Weis et al. | Dec 2009 | B2 |
7923337 | Chang et al. | Apr 2011 | B2 |
7989855 | Narihiro | Aug 2011 | B2 |
8106459 | Chang et al. | Jan 2012 | B2 |
8263462 | Hung et al. | Sep 2012 | B2 |
8362572 | Huang et al. | Jan 2013 | B2 |
8373238 | Lee et al. | Feb 2013 | B2 |
20040217420 | Yeo et al. | Nov 2004 | A1 |
20050218438 | Lindert | Oct 2005 | A1 |
20070096182 | Schloesser et al. | May 2007 | A1 |
20070241414 | Narihiro | Oct 2007 | A1 |
20080142891 | Booth | Jun 2008 | A1 |
20080315309 | Chang et al. | Dec 2008 | A1 |
20090032887 | Jang et al. | Feb 2009 | A1 |
20090302372 | Chang et al. | Dec 2009 | A1 |
20110037129 | Yu et al. | Feb 2011 | A1 |
20110049599 | Taketani | Mar 2011 | A1 |
20110068407 | Yeh et al. | Mar 2011 | A1 |
20110121406 | Lee et al. | May 2011 | A1 |
20110133292 | Lee et al. | Jun 2011 | A1 |
20110147811 | Kavalieros et al. | Jun 2011 | A1 |
20110147848 | Kuhn et al. | Jun 2011 | A1 |
20110244668 | Narihiro | Oct 2011 | A1 |
20110260257 | Jagannathan | Oct 2011 | A1 |
20120026781 | Pacha et al. | Feb 2012 | A1 |
20120043611 | Mouli et al. | Feb 2012 | A1 |
20120083107 | Chang et al. | Apr 2012 | A1 |
20120217587 | Wang | Aug 2012 | A1 |
20120223396 | Berthold et al. | Sep 2012 | A1 |
20120241818 | Kavalieros et al. | Sep 2012 | A1 |
20120306082 | Sekar et al. | Dec 2012 | A1 |
20120313227 | Or-Bach et al. | Dec 2012 | A1 |
20120319211 | van Dal et al. | Dec 2012 | A1 |
20130011983 | Tsai et al. | Jan 2013 | A1 |
20130011984 | Wang et al. | Jan 2013 | A1 |
20130017680 | Haran et al. | Jan 2013 | A1 |
20130020612 | Wann et al. | Jan 2013 | A1 |
20130023093 | Lin et al. | Jan 2013 | A1 |
20130056826 | Liu et al. | Mar 2013 | A1 |
20130082329 | Chen et al. | Apr 2013 | A1 |
20140061815 | Jagannathan et al. | Mar 2014 | A1 |
20140097495 | Pillarisetty et al. | Apr 2014 | A1 |
20140138742 | Wann et al. | May 2014 | A1 |
Number | Date | Country | |
---|---|---|---|
20150155208 A1 | Jun 2015 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 14132299 | Dec 2013 | US |
Child | 14609180 | US | |
Parent | 13351135 | Jan 2012 | US |
Child | 14132299 | US |