Current peak spreading schemes for multiplexed heated array

Information

  • Patent Grant
  • 8809747
  • Patent Number
    8,809,747
  • Date Filed
    Friday, April 13, 2012
    14 years ago
  • Date Issued
    Tuesday, August 19, 2014
    11 years ago
Abstract
A method of operating a heating plate for a substrate support assembly used to support a semiconductor substrate in a semiconductor processing apparatus, wherein the heating plate comprises power supply lines and power return lines and respective heater zone connected between every pair of power supply line and power return line. The method reduces maximum currents carried by the power supply lines and power return lines by temporally spreading current pulses for powering the heater zones.
Description
BACKGROUND

With each successive semiconductor technology generation, substrate diameters tend to increase and transistor sizes decrease, resulting in the need for an ever higher degree of accuracy and repeatability in substrate processing. Semiconductor substrate materials, such as silicon substrates, are processed by techniques which include the use of vacuum chambers. These techniques include non-plasma applications such as electron beam deposition, as well as plasma applications, such as sputter deposition, plasma-enhanced chemical vapor deposition (PECVD), resist strip, and plasma etch.


Plasma processing systems available today are among those semiconductor fabrication tools which are subject to an increasing need for improved accuracy and repeatability. One metric for plasma processing systems is increased uniformity, which includes uniformity of process results on a semiconductor substrate surface as well as uniformity of process results of a succession of substrates processed with nominally the same input parameters. Continuous improvement of on-substrate uniformity is desirable. Among other things, this calls for plasma chambers with improved uniformity, consistency and self diagnostics.


SUMMARY

Described herein is a method of operating a heating plate for a substrate support assembly used to support a semiconductor substrate in a semiconductor processing apparatus, the heating plate comprises: a first electrically insulating layer, M electrically conductive power supply lines, N electrically conductive power return lines, a planar heater zone Zij connected to an i-th power supply line and a j-th power return line for every pair of i and j wherein 1≦i≦M, 1≦j≦N, i and j are integers, and the planar heater zone Zij comprises one or more heater elements, and a diode serially connected to each planar heater zone between the i-th power supply line and the j-th power return line such that the diode does not allow reverse electrical current flow in a direction from the j-th power return line through the planar heater zone Zij to the i-th power supply line, wherein the planar heater zones are laterally distributed across the first electrically insulating layer and operable to tune a spatial temperature profile on the semiconductor substrate; the method comprising: (a) calculating a time duration τij for each heater zone Zij, based on a difference between an actual temperature and a setpoint temperature of the heater zone Zij, such that the heater zone Zij reaches its setpoint temperature after being powered by a power supply for the time duration τij, (b) maintaining a connection between the i-th power supply line and the power supply for a time duration Ti; (c) during the time duration Ti, powering each heater zone Zij connected to the i-th power supply line by maintaining a connection between the j-th power return line and an electrical ground for the time duration τij; (d) repeating step (c) for all integer values of j wherein 1≦j≦N such that not all time durations τij begin at the same time; (e) repeating steps (c) and (d) for all integer values of i wherein 1≦i≦M.





BRIEF DESCRIPTION OF FIGURES


FIG. 1 is a schematic of the cross-sectional view of a substrate support assembly in which a heating plate with an array of planar heater zones is incorporated, the substrate support assembly also comprising an electrostatic chuck (ESC).



FIG. 2 illustrates the topological connection between power supply and power return lines to an array of heater zones in one embodiment of a heating plate which can be incorporated in a substrate support assembly.



FIG. 3 is a schematic of an exemplary plasma processing chamber, which can include a substrate support assembly described herein.



FIG. 4 shows a circuit diagram of a controller, according to an embodiment, configured to control and power each heater zone in the heating plate.



FIG. 5 shows traces of currents through heater zones of an exemplary heating plate.





DETAILED DESCRIPTION

Radial and azimuthal substrate temperature control in a semiconductor processing apparatus to achieve desired critical dimension (CD) uniformity on the substrate is becoming more demanding. Even a small unintended variation of temperature may affect CD to an unacceptable degree, especially as CD approaches sub-100 nm in semiconductor fabrication processes.


A substrate support assembly may be configured for a variety of functions during processing, such as supporting the substrate, tuning the substrate temperature, and supplying radio frequency power. The substrate support assembly can comprise an electrostatic chuck (ESC) useful for electrostatically clamping a substrate onto the substrate support assembly during processing. The ESC may be a tunable ESC (T-ESC). A T-ESC is described in commonly assigned U.S. Pat. Nos. 6,847,014 and 6,921,724, which are hereby incorporated by reference. The substrate support assembly may comprise a ceramic substrate holder, a fluid-cooled heat sink (hereafter referred to as cooling plate) and a plurality of concentric planar heater zones to realize step by step and radial temperature control. Typically, the cooling plate is maintained between −20° C. and 70° C., e.g. 0° C. to 30° C. The heaters are located on the cooling plate with a layer of thermal insulator in between. The heaters can maintain the support surface of the substrate support assembly at temperatures about 0° C. to 80° C. above the cooling plate temperature. By changing the heater power within the plurality of planar heater zones, the substrate support temperature profile can be changed between center hot, center cold, and uniform. Further, the mean substrate support temperature can be changed step by step within the operating range of 0 to 80° C. above the cooling plate temperature. A small residual azimuthal temperature variation poses increasingly greater challenges as CD decreases with the advance of semiconductor technology.


Controlling temperature is not an easy task for several reasons. First, many factors can affect heat transfer, such as the locations of heat sources and heat sinks, the movement, materials and shapes of the media. Second, heat transfer is a dynamic process. Unless the system in question is in heat equilibrium, heat transfer will occur and the temperature profile and heat transfer will change with time. Third, non-equilibrium phenomena, such as plasma, which of course is always present in plasma processing, make theoretical prediction of the heat transfer behavior of any practical plasma processing apparatus very difficult if not impossible.


The substrate temperature profile in a plasma processing apparatus is affected by many factors, such as the plasma density profile, the RF power profile and the detailed structure of the various heating the cooling elements in the chuck, hence the substrate temperature profile is often not uniform and difficult to control with a small number of heating or cooling elements. This deficiency translates to non-uniformity in the processing rate across the whole substrate and non-uniformity in the critical dimension of the device dies on the substrate.


In light of the complex nature of temperature control, it would be advantageous to incorporate multiple independently controllable planar heater zones in the substrate support assembly to enable the apparatus to actively create and maintain the desired spatial and temporal temperature profile, and to compensate for other adverse factors that affect CD uniformity, e.g., non-uniformity caused by upstream or downstream processes.


A heating plate for a substrate support assembly in a semiconductor processing apparatus with multiple independently controllable planar heater zones is disclosed in commonly-owned U.S. Published Patent Publication Nos. 2011/0092072 and 2011/0143462, the disclosures of which are hereby incorporated by reference. This heating plate comprises a scalable multiplexing layout scheme of the heater zones and the power supply and power return lines. By tuning the power of the heater zones, the temperature profile during processing can be shaped both radially and azimuthally even to a high degree of granularity. In theory a large number of sufficient small heater zones providing die-by-die resolution could be achieved. Although this heating plate is primarily described for a plasma processing apparatus, this heating plate can also be used in other semiconductor processing apparatuses that do not use plasma. For example, the heating plate is useful for compensating non-uniform thermal flux caused by plasma heating to the substrate, chemical reactions, edge effects, etc.


The planar heater zones in this heating plate are preferably arranged in a defined pattern, for example, a rectangular grid, a hexagonal grid, a polar array, concentric rings or combination thereof or aribitrary pattern. For instance, it may be desired to increase the resolution at the edge of the wafer. Each planar heater zone may be of any suitable size and may have one or more heater elements. If a planar heater zone has two or more heater elements, the heater elements in the planar heater zone are turned on or off together. To minimize the number of electrical connections, power supply lines and power return lines are arranged such that each power supply line is connected to a different group of planar heater zones, and each power return line is connected to a different group of planar heater zones wherein each planar heater zone being in one of the groups connected to a particular power supply line and one of the groups connected to a particular power return line. No two planar heater zones are connected to the same pair of power supply and power return lines. Thus, a particular heater zone can be activated by directing electrical current through a pair of power supply and power return lines to which this particular planar heater zone is connected. The power of the heater elements is preferably smaller than 20 W, more preferably 5 to 10 W. The heater elements may be resistive heaters, such as polyimide heaters, silicone rubber heaters, mica heaters, metal heaters (e.g. W, Ni/Cr alloy, Mo or Ta), ceramic heaters (e.g. WC), semiconductor heaters or carbon heaters. The heater elements may be screen printed, wire wound or etched foil heaters. In one embodiment, each planar heater zone is not larger than four device dies being manufactured on a semiconductor substrate, or not larger than two device dies being manufactured on a semiconductor substrate, or not larger than one device die being manufactured on a semiconductor substrate, or from 16 to 100 cm2 in area, or from 1 to 15 cm2 in area, or from 2 to 3 cm2 in area to correspond to the device dies on the substrate. The thickness of the heater elements may range from 2 micrometers to 1 millimeter, preferably 5-80 micrometers. To allow space between heater zones and/or power supply and power return lines, the total area of the planar heater zones may be up to 90% of the area of the upper surface of the substrate support assembly, e.g. 50-90% of the area. The power supply lines or the power return lines (power lines, collectively) may be arranged in gaps ranging from 1 to 10 mm between the planar heater zones, or in separate planes separated from the planar heater zones plane by electrically insulating layers. The power supply lines and the power return lines are preferably made as wide as the space allows, in order to carry large current and reduce Joule heating. In one embodiment, in which the power lines are in the same plane as the planar heater zones, the width of the power lines is preferably between 0.3 mm and 2 mm. In another embodiment, in which the power lines are on different planes than the planar heater zones, the width of the power lines can be as large as the planar heater zones, e.g. for a 300 mm chuck, the width can be 1 to 2 inches. The materials of the power lines may be the same as or different from the materials of the heater elements. Preferably, the materials of the power lines are materials with low resistivity, such as Cu, Al, W, Inconel® or Mo.



FIGS. 1-2 show a substrate support assembly comprising one embodiment of the heating plate having an array of heater zones 101 incorporated in two electrically insulating layers 104A and 104B. The electrically insulating layers may be a polymer material, an inorganic material, a ceramic such as silicon oxide, alumina, yttria, aluminum nitride or other suitable material. The substrate support assembly further comprises (a) an ESC having a ceramic layer 103 (electrostatic clamping layer) in which an electrode 102 (e.g. monopolar or bipolar) is embedded to electrostatically clamp a substrate to the surface of the ceramic layer 103 with a DC voltage, (b) a thermal barrier layer 107, (c) a cooling plate 105 containing channels 106 for coolant flow.


As shown in FIG. 2, each of the heater zones 101 is connected to one of the power supply lines 201 and one of the power return lines 202. No two heater zones 101 share the same pair of power supply 201 and power return 202 lines. By suitable electrical switching arrangements, it is possible to connect a pair of power supply 201 and power return 202 lines to a power supply (not shown), whereby only the heater zone connected to this pair of lines is turned on. The time-averaged heating power of each heater zone can be individually tuned by time-domain multiplexing. In order to prevent crosstalk between different heater zones, a diode 250 is serially connected between each heater zone and the power supply lines connected thereto (as shown in FIG. 2), or between each heater zone and the power return lines connected thereto (not shown).


A substrate support assembly can comprise an embodiment of the heating plate, wherein each planar heater zone of the heating plate is of similar size to or smaller than a single device die or group of device dies on the substrate so that the substrate temperature, and consequently the plasma etching process, can be controlled for each device die position to maximize the yield of devices from the substrate. The scalable architecture of the heating plate can readily accommodate the number of planar heater zones required for die-by-die substrate temperature control (typically more than 100 dies on a substrate of 300-mm diameter) with minimal number of power supply lines, power return lines, and feedthroughs in the cooling plate, thus reduces disturbance to the substrate temperature, the cost of manufacturing and complexity of the substrate support assembly. Although not shown, the substrate support assembly can comprise features such as lift pins for lifting the substrate, helium back cooling, temperature sensors for providing temperature feedback signals, voltage and current sensors for providing heating power feedback signals, power feed for heaters and/or clamp electrode, and/or RF filters.


As an overview of how a plasma processing chamber operates, FIG. 3 shows a schematic of a plasma processing chamber comprising a chamber 713 in which an upper showerhead electrode 703 and a substrate support assembly 704 are disposed. A substrate 712 is loaded through a loading port 711 onto the substrate support assembly 704. A gas line 709 supplies process gas to the upper showerhead electrode 703 which delivers the process gas into the chamber. A gas source 708 (e.g. a mass flow controller supplying a suitable gas mixture) is connected to the gas line 709. A RF power source 702 is connected to the upper showerhead electrode 703. In operation, the chamber is evacuated by a vacuum pump 710 and the RF power is capacitively coupled between the upper showerhead electrode 703 and a lower electrode in the substrate support assembly 704 to energize the process gas into a plasma in the space between the substrate 712 and the upper showerhead electrode 703. The plasma can be used to etch device die features into layers on the substrate 712. The substrate support assembly 704 may have heaters incorporated therein. It should be appreciated that while the detailed design of the plasma processing chamber may vary, RF power is coupled through the substrate support assembly 704.



FIG. 4 shows a circuit diagram of a controller 500 configured to control and power each heater zone 101 in the heating plate to generate a desired temperature profile. For simplicity, only four heater zones are shown. This controller 500 can work with any number of heater zones.


The controller 500 comprises a multiplexer 1000 connected to all the power return lines 202, a multiplexer 2000 connected to all the power supply lines 201. The multiplexer 2000 can connect each power supply line 201 to a power source 510 or an electrically isolated terminal, independent of other power supply line(s). The multiplexer 1000 can connect each power return line 202 to the electrical ground or an electrically isolated terminal, independent of other power return line(s). A processor 5000 (e.g. a micro controller unit, a computer, etc.) controls the multiplexers 1000 and 2000. A heater zone 101 is powered when and only when the power supply line 201 connected to this heater zone 101 is connected to the power supply 510 and the power return line 202 connected to this heater zone 101 is connected to the electrical ground.


The controller 500 further comprises one or more temperature sensors configured to read actual temperature of respective locations. The locations of the temperature sensors and the locations of each heater zone 101 may or may not coincide. The temperature of each heater zone 101 can be obtained or estimated by actual measurements, calibration or interpolation based on a theoretical or empirical model. For example, the estimated measurement can be based on a calibrated estimate, predictive estimate, or modeled estimate.


The controller 500 calculates a time duration r for each heater zone 101 based on the difference between the obtained or estimated temperature and a setpoint temperature of the heater zone 101 such that the heater zone 101 reaches its setpoint temperature after being powered for the time duration τ. The setpoint temperature of each heater zone 101 is determined by a desired temperature profile of the entire heating plate. Alternatively, each heater power may be calculated in a model based fashion based on real time feedback on a zone by zone basis, or in an interpolated fashion based on a result of a model derived from prior calibrations so that the calculation of the time duration τ for each heater zone takes feed forward effects of prior or subsequent substrate treatment processes into consideration.


In a time-domain multiplexing scheme, the controller 500 maintains a connection between one power supply line 201 at a time and the power supply 510 for a controller time duration T, during which the controller 500 maintains a connection between the electrical ground and each heater zone 101 connected to the one power supply line 201 for the heater zone time duration τ calculated for that heater zone 101. If the power supply 510 outputs a constant DC voltage V0 and all the heater zones 101 have a same electrical resistance R0, the average heating power of a heater zone 101 is proportional to the average of its τ/T. The controller 500 starts the heater zone time duration τ for each heater zone 101 at the beginning of the controller time duration T, which however leads to a peak in the total current carried by the one power supply line 201 at the beginning of the time duration T. Advantageously, in a time-domain multiplexing scheme according to an embodiment, the controller can temporally spread the beginnings of the heater zone time durations τ across the controller time duration T, i.e. not starting all the heater zone time durations τ at the same time, so as to decrease the maximum total current the one supply line 201 carries throughout the controller time duration T.


For convenience, an exemplary heating plate with M (e.g. from 2 to 100) power supply lines, N (e.g. from 2 to 100) power return lines and M×N heater zones, and a heater zone Zij connected to the i-th power supply line and j-th power return line for every pair of i and j (1≦i≦M, 1≦j≦N, i and j are integers), will be used to describe time-domain multiplexing schemes according to embodiments. A time duration τ of the heater zone Zij is designated as τij. A time duration T of the i-th power supply line is designated as Ti.


In a time-domain multiplexing scheme according to one embodiment, the controller powers heater zones Zi1 through ZiN sequentially during Ti, when










j
=
1

N







τ
ij





T
i

.






Namely, among all the heater zones Zi1 through ZiN connected to the i-th power supply line, no more than one heater zone is powered at any given time during Ti.


In a time-domain multiplexing scheme according to another embodiment, wherein











j
=
1

N







τ
ij


>

T
i


,





the controller 500 can use a method as follows to determine the locations of τij in Ti in order to reduce the maximum total current carried by the i-th power supply line. For convenience, αij and βij represent the beginning time point and ending time point of τij relative to the beginning of the time duration Ti, wherein 0≦αij≦βij≦Ti. The controller 500 determines αij and βij according to the following rules: (i) αi1=0; (ii) αi(j+1)ij and βi(j+1)=(αi(j+1)i(j+1)) if (αi(j+1)i(j+1))≦Ti; (iii) splitting τi(j+1) into one duration between αi(j+1) and Ti and another duration between 0 and (αi(j+1)i(j+1)−Ti) if (αi(j+1)i(j+1))>Ti, wherein j iterates from 1 through (N−1). The maximum total current carried by the i-th power supply line thus meets the condition of








I
i










j
=
1

N







τ
ij



T
i




·


V
0


R
0




,





wherein “┌x┐” is the ceiling function, i.e. this assumes that all resistances are the same and the smallest integer not less than x. However, the voltage V may sag with increasing load and the heaters may not have exactly the same area in which case V and R are not the same for each heater zone and the equation should be modified to have V0/R0 inside the brackets.



FIG. 5 shows a result of applying this scheme to an exemplary heating plate with 6 heater zones Zi1 through Zi6 connected to the i-th power supply line. The current traces show current through Zi1, Zi2, Zi3, Zi4, Zi5, Zi6 and total current Ii carried by the i-th power supply line as functions of time. At any given time during Ti, Ii is at most 3 V0/R0.


In a time-domain multiplexing scheme according to another embodiment, the controller 500 moves one or more τij from one duration Tito the next duration Ti.


In a time-domain multiplexing scheme according to yet another embodiment, the controller 500 adjusts each Tito satisfy the condition







T
i

=




j
=
1

N







τ
ij







and powers the heater zones Zi1 through ZiN sequentially during Ti, so that one and only one of these heater zones Zi1 through ZiN is powered at any given time during Ti and thus Ii=V0/R0 in the entire Ti. This scheme is especially suitable for applications wherein time durations τij are relatively short, i.e. the differences between actual temperatures and setpoint temperatures of the heater zones Zij are small, because reducing Ti to









j
=
1

N







τ
ij






reduces temperature fluctuations on the heater zones Zij.


Benefits of reducing maximum current carried by the supply lines include a smaller power supply, smaller footprint of the power supply lines, and lower magnetic fields generated by currents carried by the power supply lines.


The described schemes can also be modified so that the controller 500 maintains a connection between one power return line 202 at a time and the electrical ground for a time duration T, during which the controller 500 maintains a connection between the power supply 510 and each heater zone 101 connected to the one power return line 202 for the time duration τ calculated for that heater zone 101.


In order to prevent detectable temperature modulation, the switching frequencies and the entire multiplexing scheme are preferably sufficiently rapid that each heater zone gets addressed frequently (at least 1 Hz).


While a controller configured to control and power each heater zone in the heating plate and time-domain multiplexing schemes for a heating plate with an array of heater zones have been described in detail with reference to specific embodiments thereof, it will be apparent to those skilled in the art that various changes and modifications can be made, and equivalents employed, without departing from the scope of the appended claims.

Claims
  • 1. A method of operating a heating plate for a substrate support assembly used to support a semiconductor substrate in a semiconductor processing apparatus, wherein the heating plate includes a first electrically insulating layer, M electrically conductive power supply lines, N electrically conductive power return lines, an array of multiple planar heater zones wherein a respective planar heater zone Zij is connected to an i-th power supply line and a j-th power return line wherein 1≦i≦M, 1≦j≦N, i and j are integers, and the planar heater zone Zij comprises one or more heater elements, and a diode serially connected to planar heater zone Zij between the i-th power supply line and the j-th power return line such that the diode does not allow reverse electrical current flow in a direction from the j-th power return line through the planar heater zone Zij to the i-th power supply line, and wherein the planar heater zones are laterally distributed across the first electrically insulating layer and operable to tune a spatial temperature profile on the semiconductor substrate, and wherein no two planar heater zones are connected to the same pair of i-th power supply line and j-th power return line; the method comprising: (a) calculating a time duration Tij for planar heater zone Zij in the array of multiple heater zones, based on a difference between an actual temperature or an estimated temperature and a setpoint temperature of the planar heater zone Zij, such that the planar heater zone Zij reaches its setpoint temperature after being powered by a power supply for the time duration Tij,(b) maintaining a connection between the i-th power supply line and the power supply for a controller time duration Ti; and(c) during the controller time duration Ti, powering the planar heater zone Zij connected to the i-th power supply line by maintaining a connection between the j-th power return line and an electrical ground for the heater zone time duration τij;(d) repeating step (c) for all integer values of j wherein 1≦j≦N such that not all time durations Tij begin at the same time;(e) repeating steps (c) and (d) for all integer values of i wherein 1≦i≦M.
  • 2. The method of claim 1, wherein N is an integer between 2and 100inclusive, and M is an integer between 2 and 100 inclusive.
  • 3. The method of claim 1, wherein
  • 4. The method of claim 1, wherein
  • 5. The method of claim 1, wherein step (d) further comprises moving one or more τij from one duration Ti to a next duration Ti.
  • 6. The method of claim 1, wherein in step (c) further comprises adjusting Ti such that
  • 7. The method of claim 1, wherein the estimated temperature of the heater zone Zij is calculated in a model based fashion based on real time feedback of the heater zone Zij.
  • 8. The method of claim 1, wherein the estimated temperature of the heater zone Zij is based on previously measured calibration data.
  • 9. The method of claim 1, wherein the estimated temperature of the heater zone Zij is calculated in an interpolated fashion based on a result of a model derived from prior calibrations so that the calculation of the time duration Tij for the each heater zone Zij takes feed forward effects of prior substrate treatment processes into consideration.
  • 10. The method of claim 1, wherein the estimated temperature of the heater zone Zij is calculated in an interpolated fashion based on a result of a model derived from prior calibrations so that the calculation of the time duration Tij for the each heater zone Zij takes feed forward effects of subsequent substrate treatment processes into consideration.
US Referenced Citations (116)
Number Name Date Kind
3440883 Lightner Apr 1969 A
4010412 Forman Mar 1977 A
4099228 Cohn Jul 1978 A
4499557 Holmberg et al. Feb 1985 A
5059770 Mahawili Oct 1991 A
5151871 Matsumura et al. Sep 1992 A
5197375 Rosenbrock et al. Mar 1993 A
5255520 O'Geary et al. Oct 1993 A
5414245 Hackleman May 1995 A
5436848 Nishida et al. Jul 1995 A
5504471 Lund Apr 1996 A
5515683 Kessler May 1996 A
5536918 Ohkase et al. Jul 1996 A
5635093 Arena et al. Jun 1997 A
5665166 Deguchi et al. Sep 1997 A
5667622 Hasegawa et al. Sep 1997 A
5735993 Yoshida Apr 1998 A
5740016 Dhindsa Apr 1998 A
5802856 Schaper et al. Sep 1998 A
5851298 Ishii Dec 1998 A
5886866 Hausmann Mar 1999 A
5994675 Bethune et al. Nov 1999 A
6060697 Morita et al. May 2000 A
6091060 Getchel et al. Jul 2000 A
6091062 Pfahnl et al. Jul 2000 A
6095084 Shamouilian et al. Aug 2000 A
6100506 Colelli, Jr. et al. Aug 2000 A
6175175 Hull Jan 2001 B1
6191394 Shirakawa et al. Feb 2001 B1
6222161 Shirakawa et al. Apr 2001 B1
6271459 Yoo Aug 2001 B1
6353209 Schaper et al. Mar 2002 B1
6373033 de Waard et al. Apr 2002 B1
6403403 Mayer et al. Jun 2002 B1
6475336 Hubacek Nov 2002 B1
6483690 Nakajima et al. Nov 2002 B1
6501052 Cox et al. Dec 2002 B2
6512207 Dress et al. Jan 2003 B1
6523493 Brcka Feb 2003 B1
6566632 Katata et al. May 2003 B1
6612673 Giere et al. Sep 2003 B1
6664515 Natsuhara et al. Dec 2003 B2
6739138 Saunders et al. May 2004 B2
6740853 Johnson et al. May 2004 B1
6741446 Ennis May 2004 B2
6746616 Fulford et al. Jun 2004 B1
6795292 Grimard et al. Sep 2004 B2
6815365 Masuda et al. Nov 2004 B2
6825617 Kanno et al. Nov 2004 B2
6835290 Reiter et al. Dec 2004 B2
6847014 Benjamin et al. Jan 2005 B1
6870728 Burket et al. Mar 2005 B1
6886347 Hudson et al. May 2005 B2
6921724 Kamp et al. Jul 2005 B2
6979805 Arthur et al. Dec 2005 B2
6985000 Feder et al. Jan 2006 B2
6989210 Gore Jan 2006 B2
7075031 Strang et al. Jul 2006 B2
7141763 Moroz Nov 2006 B2
7173222 Cox et al. Feb 2007 B2
7175714 Ootsuka et al. Feb 2007 B2
7206184 Ennis Apr 2007 B2
7230204 Mitrovic et al. Jun 2007 B2
7250309 Mak et al. Jul 2007 B2
7268322 Kuibira et al. Sep 2007 B2
7274004 Benjamin et al. Sep 2007 B2
7275309 Matsuda et al. Oct 2007 B2
7279661 Okajima et al. Oct 2007 B2
7297894 Tsukamoto Nov 2007 B1
7311782 Strang et al. Dec 2007 B2
RE40052 Shirakawa et al. Feb 2008 E
7372001 Tachikawa et al. May 2008 B2
7396431 Chen et al. Jul 2008 B2
7415312 Barnett et al. Aug 2008 B2
7475551 Ghoshal Jan 2009 B2
7480129 Brown et al. Jan 2009 B2
7504006 Gopalraja et al. Mar 2009 B2
7512359 Sugiyama Mar 2009 B2
7627844 Rahmat et al. Dec 2009 B2
7655886 Tomita et al. Feb 2010 B2
7718932 Steger May 2010 B2
7782583 Moon Aug 2010 B2
7893387 Ohata Feb 2011 B2
7940064 Segawa et al. May 2011 B2
7952049 Tsukamoto May 2011 B2
7968825 Jyousaka et al. Jun 2011 B2
8057602 Koelmel et al. Nov 2011 B2
8136820 Morioka et al. Mar 2012 B2
8222574 Sorabji et al. Jul 2012 B2
8242417 Tadokoro et al. Aug 2012 B2
20020043528 Ito Apr 2002 A1
20020079309 Cox et al. Jun 2002 A1
20030124820 Johnsgard et al. Jul 2003 A1
20040083446 Hasei Apr 2004 A1
20050016465 Ramaswamy et al. Jan 2005 A1
20050215073 Nakamura et al. Sep 2005 A1
20050229854 Moroz Oct 2005 A1
20060191637 Zajac et al. Aug 2006 A1
20060226123 Birang Oct 2006 A1
20070125762 Cui et al. Jun 2007 A1
20080029195 Lu Feb 2008 A1
20080202924 Bluck et al. Aug 2008 A1
20090000738 Benjamin Jan 2009 A1
20090173445 Yeom et al. Jul 2009 A1
20090183677 Tian et al. Jul 2009 A1
20090215201 Benjamin et al. Aug 2009 A1
20100078424 Tsukamoto et al. Apr 2010 A1
20100116788 Singh et al. May 2010 A1
20100257871 Venkatasubramanian et al. Oct 2010 A1
20100283565 Blakes Nov 2010 A1
20110005682 Savas et al. Jan 2011 A1
20110033175 Kasai et al. Feb 2011 A1
20110092072 Singh et al. Apr 2011 A1
20110108706 Koyama May 2011 A1
20110143462 Gaff et al. Jun 2011 A1
20120097661 Singh Apr 2012 A1
Foreign Referenced Citations (3)
Number Date Country
2005123286 May 2005 JP
2005294237 Oct 2005 JP
20080058109 Jun 2008 KR
Non-Patent Literature Citations (7)
Entry
Ayars, Eric, “Bandgap in a Semiconductor Diode”, Advanced and Intermediate Instructional Labs Workshop, AAPT Summer Meeting, California State university, Chicago, Jul. 20, 2008 http://phys.csuchico.edu/-eayars/publications/bandgap.pdf.
International Search Report and Written Opinion mailed Jul. 11, 2013 for PCT/US2013/035607.
Commonly-Owned U.S. Appl. No. 12/943,492, filed Nov. 10, 2010.
Commonly-Owned U.S. Appl. No. 13/237,444, filed Sep. 20, 2011.
Commonly-Owned U.S. Appl. No. 13/234,473, filed Sep. 16, 2011.
Commonly-Owned U.S. Appl. No. 13/238,396, filed Sep. 21, 2011.
Commonly-Owned U.S. Appl. No. 13/406,978, filed Feb. 28, 2012.
Related Publications (1)
Number Date Country
20130270250 A1 Oct 2013 US