Claims
- 1. A memory device, comprising:
a plurality of memory cells arranged in an array; a plurality of first conductive lines disposed beneath the memory cells, the first conductive lines being positioned in a first direction; a plurality of second conductive lines disposed above the memory cells, the second conductive lines being positioned in a second direction, the memory cells being located at cross-points of the first and second conductive lines; and a plurality of current/voltage control (CVC) circuits including a current source and a current drain, the CVC circuits being coupled at each end of the first and second conductive lines, wherein the memory cells are addressable by applying a current from one of the CVC circuits to a CVC circuit at the opposite end of the first and second conductive lines, wherein the CVC circuits are arranged so that the length of the first and second conductive lines between each current source and drain is substantially the same for each memory cell addressed.
- 2. The memory device according to claim 1, wherein the array comprises a left vertical edge, a right vertical edge, a bottom horizontal edge, and a top horizontal edge, wherein some of the CVC circuits are positioned along the vertical edges of the array, and wherein some of the CVC circuits are positioned along the horizontal edge of the array.
- 3. The memory device according to claim 2, wherein the order of the left vertical edge CVC circuits is reversed from the order of the right vertical edge CVC circuits.
- 4. The memory device according to claim 2, wherein the order of the bottom horizontal edge CVC circuits is reversed from the order of the top horizontal edge CVC circuits.
- 5. The memory device according to claim 1, wherein the array comprises a top right corner, a bottom right corner, a top left corner, and a bottom left corner, wherein some of the CVC circuits are positioned at the top right corner and bottom left corner, and wherein some of the CVC circuits are positioned at the top left corner and bottom right corner.
- 6. The memory device according to claim 5, wherein the order of the top right corner CVC circuits is reversed from the order of the bottom left corner CVC circuits.
- 7. The memory device according to claim 5, wherein the order of the top left corner CVC circuits is reversed from the order of the bottom right corner CVC circuits.
- 8. The memory device according to claim 1 wherein each memory cell is programmable by running a write current through a first and second conductive line.
- 9. The memory device according to claim 8 wherein each memory cell comprises a magnetic stack.
- 10. The memory device according to claim 9 wherein the device comprises a magnetoresistive random access memory (MRAM).
- 11. A memory device having an array of memory cells coupled to a plurality of first and second conductive lines, the memory device comprising:
at least one current/voltage control (CVC) circuit coupled at each end of the first and second conductive lines, each CVC circuit including a current source and a current drain, wherein the CVC circuits are adapted to write information to the memory cells by applying a current from one CVC circuit to a CVC circuit at the opposite end of the first and second conductive lines, wherein the CVC circuits are arranged so that the length of the first and second conductive lines between opposing CVC circuits is substantially the same for each memory cell written to.
- 12. The memory device according to claim 11, wherein the array comprises a left vertical edge, a right vertical edge, a bottom horizontal edge, and a top horizontal edge, wherein some of the CVC circuits are positioned along the vertical edges of the array, and wherein some of the CVC circuits are positioned along the horizontal edge of the array.
- 13. The memory device according to claim 12, wherein the order of the left vertical edge CVC circuits is reversed from the order of the right vertical edge CVC circuits, and wherein the order of the bottom horizontal edge CVC circuits is reversed from the order of the top horizontal edge CVC circuits.
- 14. The memory device according to claim 11, wherein the array comprises a top right corner, a bottom right corner, a top left corner, and a bottom left corner, wherein some of the CVC circuits are positioned at the top right corner and bottom left corner, and wherein some of the CVC circuits are positioned at the top left corner and bottom right corner.
- 15. The memory device according to claim 14, wherein the order of the top right corner CVC circuits is reversed from the order of the bottom left corner CVC circuits, wherein the order of the top left corner CVC circuits is reversed from the order of the bottom right corner CVC circuits.
- 16. The memory device according to claim 11 wherein each memory cell comprises a magnetic stack.
- 17. The memory device according to claim 16 wherein the memory device comprises a magnetoresistive random access memory (MRAM).
- 18. The memory device according to claim 17 wherein the memory device comprises a transistor array MRAM.
- 19. The memory device according to claim 13 wherein the memory device comprises a transistor array MRAM.
- 20. The memory device according to claim 15 wherein the memory device comprises a transistor array MRAM.
- 21. A method of manufacturing a memory device, comprising:
providing a plurality of memory cells arranged in an array; disposing a plurality of first conductive lines beneath the memory cells, the first conductive lines being positioned in a first direction; disposing a plurality of second conductive lines above the memory cells, the second conductive lines being positioned in a second direction, the memory cells being located at cross-points of the first and second conductive lines; and coupling a plurality of current/voltage control (CVC) circuits including a current source and a current drain at each end of the first and second conductive lines, wherein the memory cells are addressable by applying a current from one of the CVC circuits to a CVC circuit at the opposite end of the first and second conductive lines, wherein the CVC circuits are arranged so that the resistance of the first and second conductive lines between each current source and drain is substantially the same for each memory cell addressed.
- 22. The method according to claim 21, wherein the array comprises a left vertical edge, a right vertical edge, a bottom horizontal edge, and a top horizontal edge, wherein coupling the CVC circuits comprises positioning some of the CVC circuits along the vertical edges of the array, and positioning some of the CVC circuits along the horizontal edge of the array.
- 23. The method according to claim 22, further comprising:
reversing the order of the left vertical edge CVC circuits from the order of the right vertical edge CVC circuits; and reversing the order of the bottom horizontal edge CVC circuits from the order of the top horizontal edge CVC circuits.
- 24. The method according to claim 21, wherein the array comprises a top right corner, a bottom right corner, a top left corner, and a bottom left corner, wherein coupling the CVC circuits comprises positioning some of the CVC circuits at the top right corner and bottom left corner, and coupling the CVC circuits comprises positioning some of the CVC circuits at the top left corner and bottom right corner.
- 25. The method according to claim 24, further comprising:
reversing the order of the top right corner CVC circuits from the order of the bottom left corner CVC circuits; and reversing the order of the top left corner CVC circuits from the order of the bottom right corner CVC circuits.
- 26. The method according to claim 21 wherein each memory cell is programmable by running a current through a first and second conductive line.
- 27. The method according to claim 26 wherein the device comprises a magnetoresistive random access memory (MRAM).
- 28. In a semiconductor memory device comprising an array of memory cells coupled to and addressable by a plurality conductive lines, a method of programming memory cells, comprising:
passing a first current through a first memory cell with a first conductive line; and passing a second current through a second memory cell with a second conductive line, wherein the first and second conductive lines have the substantially the same resistance.
- 29. The method according to claim 28 wherein the first and second currents are substantially the same.
- 30. The method according to claim 28, wherein the memory device includes a current/voltage control (CVC) circuit coupled at each end of the conductive lines, the CVC circuits comprising a current source and a current drain, wherein the method includes:
passing the first current from a CVC circuit current source to a CVC circuit current drain; and passing the second current from a CVC circuit current source to a CVC circuit current drain.
Parent Case Info
[0001] This patent claims the benefit of U.S. Provisional Patent Application Serial No. 60/263,909, filed Jan. 24, 2001, which is incorporated herein by reference.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60263909 |
Jan 2001 |
US |