This invention relates to device structures for semiconductor power transistors, and more particularly relates to Gallium Nitride (GaN) semiconductor power transistors, such as GaN HEMTs.
GaN power transistors for high voltage applications, e.g. 100V to 650V applications, are subject to high voltage stress in the channel region near the drain terminal. As a result, hot carriers in the channel region near the drain terminal, which are subject to high electric fields, may be created and lead to formation of traps. The latter adversely affect device performance and reliability, e.g. leading to an increase in Rdson (drain-source on-resistance) with aging.
Thus, there is a need for solutions to address this problem, e.g. to provide GaN power transistors device structures which reduce high voltage stress in the region of the drain terminal.
The present invention seeks to provide a GaN power transistor structure that reduces high voltage stress in the channel region near the drain terminal.
One aspect of the invention provides a semiconductor device structure for a power transistor comprising a drain ohmic contact and a drain terminal structure, wherein the drain terminal structure comprises a plurality of drain field plates that have different capacitive coupling and overlap with the drain ohmic contact to achieve a reduction in a peak intensity of a channel electric field near the drain terminal.
For example, the power transistor is a GaN semiconductor power transistor, e.g. an e-mode GaN HEMT, comprising a plurality of metallization layers and intermetal dielectric layer defining source, drain and gate contact structures, wherein the drain contact structure comprises a drain ohmic contact and a drain terminal structure, the drain terminal structure comprising a plurality of drain field plates that have different capacitive coupling and overlap with the drain ohmic contact to achieve the reduction in a peak intensity of a channel electric field near the drain terminal.
In an embodiment, the plurality of drain field plates comprise first and second field plates formed by first and second metallization layers of said plurality of metallization layers, the first field plate having a first capacitive coupling and first overlap with the drain ohmic contact, and the second field plate having a second capacitative coupling and second overlap with the drain ohmic contact.
For example, the first field plate extends laterally beyond the drain ohmic contact by a first distance (over the channel region in a source direction), and the second field plate extends laterally by a first distance (over the channel region in a source direction) beyond the first field plate, wherein the second distance is greater than the first distance. The first and second field plate dimensions and thicknesses of intermetal dielectric layers are selected to provide said first and second capacitative couplings.
Example embodiments of the invention make use of field plates to control and reduce the peak intensity of the channel electric field near the drain terminal. By forming multiple field plates with the existing layers of metallization, the generation of hot carriers and impact ionization near the drain can be reduced. For example, this effect is achieved with two field plates that have different capacitive coupling and overlap of the drain ohmic contact to achieve the reduction in the channel electric field.
The foregoing and features, aspects and advantages of the present invention will become more apparent from the following detailed description, taken in conjunction with the accompanying drawings, of some illustrative embodiments of the invention, which description is by way of example only.
The foregoing and other objects, features, aspects and advantages of the present invention will become more apparent from the following detailed description, taken in conjunction with the accompanying drawings, of some illustrative embodiments of the invention, which description is by way of example only.
Disclosed herein is a semiconductor device structure comprising a power semiconductor transistor, such as a GaN semiconductor power transistor, e.g. a GaN HEMT for high voltage, high current applications. The drain contact structure comprises plurality of drain field plates to control and reduce the peak intensity of the channel electric field in the vicinity of the drain terminal. By forming multiple field plates with the existing metallization layers, the generation of hot carriers and impact ionization near the drain can be reduced. For example, in a device structure of an example embodiment, this effect is achieved with two field plates that have different capacitive coupling and overlap of the drain ohmic contact to achieve the reduction in the channel electric field.
The use of this drain contact structure could result in a reduction in the increase in static Rdson with aging that may be observed in devices after prolonged high voltage stress. The reliability of the device should increase as a result, and the data sheet max Rdson value would reduce, resulting in an increase of the device value to the end customer. Reduction of channel hot carriers will reduce trap formation in the GaN HEMT.
A schematic cross-sectional diagram of a semiconductor device structure 100 comprising a GaN power transistor is shown in
An enlarged cross-sectional view in the region of the drain contact structure of
Some example dimensions for the example device structures illustrated schematically in
As illustrated in the example plots of simulated electric field with distance shown in
By forming multiple field plates with the existing metallization layers, the generation of hot carriers and impact ionization near the drain can be reduced. For example, in a GaN HEMT, this effect is achieved with two field plates that have different capacitive coupling and overlap with the drain ohmic contact to achieve a reduction in the channel electric field. For example, the first and second drain field plates are formed by conductive layers used to form other device structures, so that additional layers are not required, and minimal process changes are needed during fabrication. In the example embodiment, the first drain field plate 144 is formed by the same conductive layer, such as TiN, that is used to provide the gate field plate 142. The second drain field plate is defined by extending the first level interconnect metal (M1) defining the drain contact, to extend laterally from the drain contact structure over the channel region.
Although example embodiments of the invention have been described and illustrated in detail, it is to be clearly understood that the same is by way of illustration and example only and not to be taken by way of limitation, the scope of the present invention being limited only by the appended claims.
This application claims priority from U.S. provisional patent application No. 63/244,463, filed Sep. 15, 2021, entitled “DEVICE STRUCTURE FOR POWER SEMICONDUCTOR TRANSISTOR”, which is incorporated herein by reference in its entirety.
Number | Date | Country | |
---|---|---|---|
63244463 | Sep 2021 | US |