Device structure having inter-digitated back to back MOSFETs

Information

  • Patent Grant
  • 10388781
  • Patent Number
    10,388,781
  • Date Filed
    Friday, May 20, 2016
    8 years ago
  • Date Issued
    Tuesday, August 20, 2019
    5 years ago
Abstract
A bi-directional switch device includes two inter-digitated back-to-back vertical metal oxide semiconductor field effect transistors (MOSFETs) formed on a substrate with their drains connected together, but otherwise isolated from each other.
Description
FIELD OF THE DISCLOSURE

This disclosure relates to integrated circuits and more specifically to integrated circuit devices having back-to-back metal oxide semiconductor field effect transistors (MOSFETs).


BACKGROUND OF INVENTION

Metal Oxide Semiconductor Field Effect Transistors (MOSFETs) are semiconductor transistor devices in which a voltage applied to an electrically insulated gate controls flow of current between source and drain. MOSFETs are useful in many power switching applications. In one particular configuration useful in a battery protection circuit module (PCM) two MOSFETs are arranged in a back-to-back configuration with their drains connected together in a floating configuration. FIG. 1A schematically illustrates such a configuration. FIG. 1B shows use of such a device 100 in conjunction with a Battery Protection Circuit Module PCM 102, battery 104, and a load or charger 106. In this example, the gates of the charge and discharge MOSFETs 120 and 130, respectively, are driven independently by a controller integrated circuit (IC) 110. This configuration allows for current control in both directions: charger to battery and battery to load. In normal charge and discharge operation both MOSFETs 120 and 130 are ON (i.e., conducting). During an over-charge or charge over-current condition of the battery 104, the controller IC 110 turns the charge MOSFET 120 off and the discharge MOSFET 130 on. During an over-discharge or discharge over-current condition, the controller IC 110 turns the charge MOSFET 120 on and the discharge MOSFET 130 off.


It is within this context that embodiments of the present invention arise.





BRIEF DESCRIPTION OF THE DRAWINGS

Objects and advantages of aspects of the present disclosure will become apparent upon reading the following detailed description and upon reference to the accompanying drawings in which:



FIG. 1A is a schematic diagram of a conventional switching circuit having two back-to-back MOSFETs.



FIG. 1B is a schematic diagram of a conventional battery Protection Circuit Module (PCM).



FIG. 2A is a plan view schematic diagram of a conventional switching device having two back-to-back MOSFETs in a side-by-side configuration.



FIG. 2B is a cross-sectional schematic diagram of the conventional switching circuit of FIG. 2A taken along line A-A′ of FIG. 2A.



FIG. 3A is a plan view schematic diagram of a switching device having two inter-digitated back-to-back MOSFETs in accordance with an aspect of the present disclosure.



FIG. 3B is a cross-sectional schematic diagram of the switching device of FIG. 3A taken along line A-A′ of FIG. 3A.



FIG. 3C is a cross-sectional schematic diagram of an alternative switching device having two inter-digitated back-to-back MOSFETs in accordance with an aspect of the present disclosure.



FIG. 3D is a cross-sectional schematic diagram of another alternative switching device having two inter-digitated back-to-back MOSFETs in accordance with an aspect of the present disclosure.



FIG. 4A is a plan view schematic diagram of a switching device having two inter-digitated back-to-back MOSFETs having one metal layer in accordance with an aspect of the present disclosure.



FIGS. 4B-4C are plan view schematic diagrams of a switching device having two inter-digitated back-to-back MOSFETs having two metal layers in accordance with an aspect of the present disclosure.





DESCRIPTION OF THE SPECIFIC EMBODIMENTS

Introduction



FIG. 2A shows the conventional layout of a device 200 having two fully isolated vertical MOSFETs, 220 and 230, respectively, with a separate termination and channel stop for each of them. A relatively large amount of dead space is required between MOSFET 1 and MOSFET 2 to provide separate termination regions and channel stops to ensure that the two MOSFETs integrated on the same semiconductor substrate are fully isolated. Large chip area used for isolation and channel stop makes it difficult to get closely inter-digitated structure for improving total source to source on resistance RSS.


A cross-sectional view of the device 200 of FIG. 2A is shown in FIG. 2B. Each vertical MOSFET 220/230 includes a plurality of active device cells formed in a lightly-doped epitaxial layer 246 grown on a more heavily doped substrate 244. In this example, a heavily doped (e.g., N+) substrate 244 acts as a drain and the drains of the two MOSFETs 220 and 230 are electrically connected via back metal 242 formed on a backside of the substrate 244. Active devices are formed in a lesser doped epitaxial drift layer 246 of the same conductivity type (e.g., N-type) grown on the front side of the substrate 244. Body regions 250 of opposite conductivity to the substrate 244 and epitaxial region 246 (e.g., P-type) are formed in portions of the epitaxial layer 246. Gate trenches 252 are formed in the epitaxial layer 246 and then lined with an insulator 254 (e.g., an oxide). Electrically isolated gate electrodes 256, e.g., made of polycrystalline silicon (polysilicon, also known as poly) are disposed in the trenches 252. Heavily doped (e.g., N+) source regions 260 of the same conductivity type as the substrate 244 are formed proximate the trenches 252. External electrical contact to the source regions is made via a source metal layer 265 and vertical source contacts 267. The channel stops 280, 282 are formed using insulated electrodes similar to the gate electrodes that are shorted to the epitaxial drift region by source-type conductivity regions in the epitaxial region. The termination also includes guard rings 284, 286 formed by body-type conductivity regions.


A key characteristic of the device is the source-to-source resistance with both MOSFETs 220 and 230 turned on. It is desirable to make this resistance as small as possible. The total source-source resistance Rss is given by:

Rss=2Rch+2Rdrift+Rbackmetal+2Rsubstrate,


Where Rch is the resistance of the conductive channel through the source 265 and body regions 250 when the gates are turned on, Rdrift is the resistance of the epitaxial layer 246, Rbackmetal is the resistance of the back metal 242, and Rsubstrate is the resistance of the substrate 244. If the spacing between MOSFETs 220 and 230 is sufficiently large, the current path from the source metal of one MOSFET 220 to the other 230 is mostly vertical through the channel 252, drift region 246, and substrate 244 and horizontal through the back metal 242. To reduce Rss it is desirable to make the substrate 244 thin and the back metal 242 thick. To reduce the thickness of the substrate 244 it is common to grind the substrate 244 as thin as possible after the fabrication of the devices on the front side. To reduce Rsubstrate and Rdrift, the substrate 244 is no more than 2 mils (about 50 microns) thick and to reduce Rbackmetal the back metal 242 is at least 8 microns thick. Because of the thinness of the substrate 244, the device 200 shown in FIG. 2A and FIG. 2B is very fragile and subject to breakage. Typically, at least 2 mils of protective tape or mold compound are typically used for mechanical strength. Even with this protection, the yield of usable devices is limited.


Another problem is that a conventional device of the type shown in FIGS. 2A-2B uses a channel stop around each of the two MOSFETs, as shown in FIG. 2B at 280/282. The channel stops 280/282 take up additional space that is not used for active device cells. For a 12-30 V low voltage device, the separation between the active areas of the two MOSFET devices 220, 230 takes up more than 5 microns, typically 10 microns or more. This reduces the area of the channel region, which increases Rss.


Inter-Digitation of MOSFETs to Reduce Rss


Aspects of the present disclosure take advantage of certain characteristics of the circuit shown in FIG. 1A and FIG. 1B. For the bi-directional switch used in FIG. 1A and FIG. 1B, the drain is floating. No current flows to or from the device through the drain. For that reason Rss can be optimized reducing the lateral spacing between the two MOSFETs to the point that most of the current flows between them laterally through the drift region. Reducing the lateral spacing provides no benefits if current must flow from outside the device through the drain. Reducing the lateral spacing between the MOSFETs in the bi-directional switch device shown in FIG. 2A while otherwise maintaining the characteristics of the device is somewhat problematic since it would require making the device on a very long and narrow chip. Such a form factor is impractical for most useful applications.


According to aspects of the present disclosure, device structures achieve compact lateral spacing between adjacent isolated vertical MOSFETs with their drains connected together and electrically floating by partitioning the MOSFETs into narrow inter-digitated segments. Inter-digitation of the MOSFETs allows the spacing to be reduced while allowing the device to be manufactured on conventionally sized chip. Inter-digitation has not been done for vertical MOSFETs, though it has been done for lateral MOSFETs. However, lateral MOSFETs have a higher source-drain resistance (Rds-on) than vertical MOSFETs, so one would not want to use lateral MOSFETs in a back-to-back configuration, like that shown in FIG. 1A.



FIG. 3A illustrates an example of a switching device 300 having two inter-digitated back-to-back MOSFETs according to aspects of the present disclosure. In the illustrated example, first and second MOSFETs 320 and 330, respectively, are made up of inter-digitating isolated segments that are separated from each other by a short distance. If the separation between segments is made sufficiently small, most of the current flow is through the drift region over a short lateral distance instead of a much longer vertical distance. By way of example, and not by way of limitation, the drift region (e.g., corresponding to epitaxial layer 246) may be between 0.5 μm and 5 μm thick. Furthermore, making the separation between segments sufficiently small can eliminate the vertical flow through the substrate and the back metal. By making the current flow mostly lateral through the drift region, the vertical flow through the substrate and the lateral flow through the back metal become negligible. Therefore, there is no need to back-grind the substrate or make the back metal too thick. With the interdigitated bi-directional switch design of FIG. 3A-FIG. 3B the substrate 244 can be 3 to 6 mils (roughly 75 to 150 microns) thick and with as little as no back metal 242 at all. Eliminating the back-grinding and back metal eliminates for extra processing and improves chip stability, both of which improve yield and reduce cost.


In the example shown in FIG. 3A-FIG. 3B, the die on which the MOSFETs 320, 330 are formed is rectangular. In alternative implementations, the die may be of any other suitable shape. For rectangular die, the dimensions of the longest side may range from about 500 μm to about 5 mm and the aspect ratio (length to width ratio) may range from about 1 to about 3.


As a practical matter, the interdigitated segments are connected to electrically isolated source metal regions that also inter-digitate. The two source metal regions are formed, e.g., by patterning a metal layer, e.g., with an etch process. With the novel isolation designs shown in FIG. 3B-FIG. 3D between the two MOSFETs 320/330, Separation of 5 microns or less between the two MOSFETs 320/330 can be readily achieved, which may be also determined by the metal-to-metal spacing for the two source metal regions. The nature of the etch process that patterns the metal layer limits metal-to-metal spacing. For example, existing metal etch processes may limit the metal-to-metal spacing to no less than about 1 micron.


The number of active device cells each segment can accommodate depends on the segment pitch, the cell pitch within each segment, and the inter-metal spacing between the segments of the first and second MOSFETs. The inter-metal spacing may range from about 1 μm to about 5 μm. The segment pitch may range from about 10 μm to about 100 μm. By way of example, and not by way of limitation, for a segment pitch of 25 microns and inter-metal spacing of 5 microns the segment width is 22.5 microns (μm). For a cell pitch of 1 micron roughly 22 cells can fit in each segment. The number of segments depends on the length of the die on which the bi-directional switch is fabricated. The cell pitch may range from 0.5 μm to 2 μm.


Aspects of the present disclosure can also eliminate the channel stop trenches and contacts and multiple guard rings in between the MOSFETs 220/230 shown in FIG. 2B. In place of these structures, an interdigitated device may use a shallow trench isolation and termination 310 between adjacent MOSFET segments. A channel stop 380 is only needed for isolation from the edge of the chip.



FIG. 3B shows an example in which the guard rings 284/286 of FIG. 2B are eliminated and the two MOSFETs 320 and 330 are isolated by deeper trenches 390/392 that are formed in the epitaxial layer 246 and lined with relatively thicker insulator 394 (e.g., oxide) and filled with conductive material 396 (e.g., polysilicon). The insulator 394 is thicker than the insulator 354 lining the gate trenches 352. The conductive material 396 in the isolation trench 392 around MOSFET 1320 is electrically isolated from the gate electrode in the active gate trenches. In one embodiment the conductive material 396 in the isolation trench 392 around MOSFET 1320 is connected to the source metal 360 for MOSFET 1. Likewise, the conductive material in the isolation trench 390 for MOSFTET 2330 is electrically isolated from the gate electrode in the active gate trenches. In one embodiment the conductive material 396 in the isolation trench 390 around MOSFET 2330 is connected to the source metal 362 for MOSFET 2. The isolation trenches 390/392 may be about 0.5 to 2 microns deep for 12-30 V devices. Body doped regions may reach the outer sidewall of the isolation trenches 390/392 but no source region disposed adjacent the isolation trenches 390/392 The separation between the two MOSFETs 320/330, as measured from the edge of the active area, can be reduced to 5 microns or less.


In an alternative implementation shown in FIG. 3C, MO 320′ and MOSFET2330′ are isolated by a single isolation trench 390′ that is lined with insulating material that isolates an electrically conductive material 396 that is electrically floating. In the illustrated example, the trench 390′ is lined with relatively thick insulator 394 and is filled with conductive material 396, such as polysilicon. The separation between the two MOSFETs 320′/330′ can be reduced below 5 microns. In another alternative implementation shown in FIG. 3D, MOSFET1320″ and MOSFET2330″ are isolated by a single shallow trench 398 that is filled with insulator 399, such as an oxide. This configuration omits the polysilicon completely and instead uses an oxide filled trench. The separation between the two MOSFETs 320″/330″ can be reduced below 5 microns. The processing for manufacturing the configuration shown in FIG. 3D requires an additional step to fill the single shallow trench 398 with insulator 399 though.



FIG. 4A shows one example of a layout for a bi-directional switch device 400 having two inter-digitated MOSFETs that uses a single metal layer to provide separate electrical contacts to the sources of both MOSFETs 420 and 430, isolated by compact isolation 450 of this invention. The single metal layer is divided into two isolated portions 432 and 433 that respectively cover interdigitated segments of the two MOSFETs 420 and 430 and one or more gate pads 436 and 438. Contact openings provide vertical electrical connection between metal portions and the active cells of the corresponding segments. Additional contact openings vertically connect the gate pads 436 and 438 to conductive gate runners 442 and 444, respectively, disposed in insulation-lined gate runner trenches under the source metals 432 and 433. The gate runners 442 and 444 are in turn connected to the gate electrodes of the active cells in gate trenches running in parallel under the active areas of the two MOSFETs 420 and 430, respectively.


The single metal layer configuration of FIG. 4A may result in a significant area of the device chip being unusable for active cells. To make more efficient use of the available chip real estate for active cells, a two-metal layer may be used. FIGS. 4B-4C illustrate an example of layout for a bi-directional switch having such a two metal layer configuration. FIG. 4B shows a plan view layout of the switch showing the configuration of a first metal layer and certain features of the first and second MOSFETs 520 and 530 such as the gate runners 542 and 544 respectively connected to each insulated gate electrode in gate trenches running in parallel in each first and second MOSFETs 520 and 530 areas, and a channel stop 580 at the edge of the chip 501 on which the switch 500 is made. The first metal layer is divided into isolated sections 560 and 562 that overly the inter-digitated segments containing the active cells of the first and second MOSFETs 520 and 530. Each of these metal segments 560 and 562 is connected to corresponding source regions respectively, by conductive plugs, e.g., as shown and described above. The first metal layer is further divided into additional isolated gate runner metal sections 552 and 554 that respectively overly the gate runners 542 and 544 for the first and second MOSFETs 520 and 530. Another section of the first metal layer overlies the channel stop 580.



FIG. 4C shows the plan of the second metal layer overlaid on top of FIG. 4B. The first and second metal layers are isolated from each other by a layer of dielectric material (not shown) that is sandwiched between them. The second metal layer is divided into four isolated sections (611, 613, 615 and 615′) that allow for external contact for the gates and sources of the first and second MOSFETS 520 and 530. Each of these sections is connected to the corresponding portions of the first metal layer by conductive vias formed through the dielectric material layer. The two gate pads 615 and 615′ are similarly connected to the corresponding gate pads or gate runner metal sections formed by the first metal layer by conductive vias formed through the dielectric material layer. Solder balls may be formed on respective isolated sections of the second metal layer for flip chip connection to the circuit board application. The two-metal configuration allows for a more compact arrangement of the gate pads and source metal regions and more efficient use of the available real estate on the chip for active device cells.


Aspects of the present disclosure allow for a compact and efficient bi-directional switch design that can be manufactured without requiring back-grinding or back metal.


While the above is a complete description of the preferred embodiments of the present invention, it is possible to use various alternatives, modifications, and equivalents. Therefore, the scope of the present invention should be determined not with reference to the above description but should, instead be determined with reference to the appended claims, along with their full scope of equivalents. Any feature, whether preferred or not, may be combined with any other feature, whether preferred or not. In the claims that follow, the indefinite article “A”, or “An” refers to a quantity of one or more of the item following the article, except where expressly stated otherwise. The appended claims are not to be interpreted as including means-plus-function limitations, unless such a limitation is explicitly recited in a given claim using the phrase “means for.” Any element in a claim that does not explicitly state “means for” performing a specified function, is not to be interpreted as a “means” or “step” clause as specified in 35 USC § 112(f).

Claims
  • 1. A bi-directional switch device, comprising: a semiconducting substrate;two inter-digitated back-to-back vertical metal oxide semiconductor field effect transistors (MOSFETs) formed on the substrate, with their drains connected together, but otherwise isolated from each other, wherein each of the two inter-digitated back-to-back vertical MOSFETs has a number of active cells with one or more active gate trenches, wherein a pitch of a plurality of segments corresponding to two inter-digitated back-to-back vertical MOSFETs is selected such that a source-to-source current path between the two inter-digitated back-to-back MOSFETs is predominantly lateral current flow in a drift region of the two MOSFETs; anda termination structure formed between the two MOSFETs having one or more trenches, each in a size different from that of each of one or more active gate trenches in the active cells in the two MOSFETs.
  • 2. The device of claim 1, wherein the two inter-digitated back-to-back vertical MOSFETs include a first vertical MOSFET having a plurality of segments, and a second vertical MOSFET having one or more segments, wherein the one or more segments of the second vertical MOSFET includes a segment disposed between two segments of the plurality of segments of the first vertical MOSFET.
  • 3. The device of claim 2, wherein a pitch of the plurality of segments of the first vertical MOSFET is between 10 μm and 100 μm.
  • 4. The device of claim 2, wherein a thickness of the semiconducting substrate is greater than 75 microns.
  • 5. The device of claim 2, wherein a thickness of the semiconducting substrate is between 3 mils and 6 mils.
  • 6. The device of claim 2, wherein a width of each segment of the plurality of segments in the first and second MOSFETs is between 500 μm and 5 mm.
  • 7. The device of claim 2, wherein each segment of the first and second MOSFETs has between 10 and 200 active cells.
  • 8. The device of claim 1, further comprising an electrically isolated metal layer formed on the substrate, wherein gate and source regions of the two inter-digitated back-to-back MOSFETs are electrically connected to corresponding isolated portions of the metal layer.
  • 9. The device of claim 1, further comprising an electrically isolated metal layer formed on the substrate, wherein source regions of the two inter-digitated back-to-back MOSFETs are electrically connected to corresponding isolated and inter-digitated portions of the metal layer.
  • 10. The device of claim 9, wherein gate regions of the two inter-digitated back-to-back MOSFETs are electrically connected to separate corresponding isolated gate pad portions of the metal layer.
  • 11. The device of claim 1, further comprising a first electrically isolated metal layer formed on the substrate and a second electrically isolated metal layer formed on a layer of insulating material sandwiched between the first metal layer and the second metal layer, wherein source regions of the two inter-digitated back-to-back MOSFETs are electrically connected to corresponding isolated and inter-digitated portions of the first metal layer and the corresponding isolated and inter-digitated portions of the first metal layer are electrically connected to corresponding electrically isolated portions of the second metal layer by conductive vias formed through the layer of an insulating material sandwiched between the first metal layer and the second metal layer.
  • 12. The device of claim 11, wherein gate regions of the two inter-digitated back-to-back MOSFETs are electrically connected to corresponding isolated gate portions of the first metal layer and the corresponding isolated gate portions of the first metal layer are electrically connected to corresponding electrically isolated gate pad portions of the second metal layer by conductive vias formed through the layer of insulating material sandwiched between the first metal layer and the second metal layer.
  • 13. The device of claim 1, wherein the one or more trenches in the termination structure extend deeper in depth than the active gate trenches and are lined with an insulating material thicker than that for the active gate trenches.
  • 14. The device of claim 13, wherein the termination structure includes a single trench filled with an insulator material.
  • 15. The device of claim 1, wherein the one or more trenches in the termination structure are shallower in depth than the active gate trenches and is only filled with an insulating material.
  • 16. The device of claim 1, wherein the one or more trenches in the termination structure is a single trench which extends deeper in depth than the active gate trenches and is lined with an insulating material thicker than that for the active gate trenches.
  • 17. The device of claim 1, further comprising a channel stop formed around the first and second inter-digitated MOSFETs.
  • 18. The device of claim 1, wherein a backside of the substrate has no metal layer formed on it.
  • 19. A bi-directional switch device, comprising: a semiconducting substrate;a first vertical metal oxide semiconductor field effect transistor (MOSFET) formed on the substrate, the first vertical metal oxide semiconductor field effect transistor having a first source region, a first gate region disposed on a first top portion of the substrate and a first drain disposed on a first bottom portion of the substrate, a first source metal electrically connected to the first source region;a second vertical MOSFET formed on the substrate, the second vertical metal oxide semiconductor field effect transistor comprises a second source region, a second gate region disposed on a second top portion of the substrate and a second drain disposed on a second bottom portion of the substrate, a second source metal electrically connected to the second source region, wherein each of the first and second vertical MOSFETs has a number of active cells with one or more active gate trenches; andan isolation structure comprising at least a trench between the first and second MOSFETs, wherein each of the at least a trench is in a size different from that of each of one or more active gate trenches in the active cells in the first and second MOSFETs, wherein the first and second drains are electrically connected together, the first source and the first gate are electrically isolated from the second source and the second gate respectively thus forming two back-to-back MOSFETs, wherein a source-to-source current path between the two back-to-back MOSFETs is predominantly lateral current flow in a drift region of the two MOSFETs.
  • 20. The device of claim 19, wherein a separation between the two MOSFETs is 5 micron or less.
US Referenced Citations (380)
Number Name Date Kind
4599554 Jaycox Jul 1986 A
7122882 Lui et al. Oct 2006 B2
7151036 Goldberger et al. Dec 2006 B1
7183616 Bhalla et al. Feb 2007 B2
7208818 Luo et al. Apr 2007 B2
7221195 Bhalla et al. May 2007 B2
7285822 Bhalla et al. Oct 2007 B2
7335946 Bhalla Feb 2008 B1
7355433 Lui et al. Apr 2008 B2
7378884 Bhalla et al. May 2008 B2
7391100 Luo et al. Jun 2008 B2
7394135 Herbert Jul 2008 B1
7436022 Bhalla et al. Oct 2008 B2
7443225 Lui et al. Oct 2008 B2
7453119 Bhalla et al. Nov 2008 B2
7535021 Bhalla et al. May 2009 B2
7554839 Bobde Jun 2009 B2
7605425 Bhalla et al. Oct 2009 B2
7633119 Bhalla et al. Dec 2009 B2
7633140 Luo et al. Dec 2009 B2
7659570 Bhalla et al. Feb 2010 B2
7671439 Pan et al. Mar 2010 B2
7671662 Lui et al. Mar 2010 B2
7709890 Yoshimura May 2010 B2
7737522 Lui et al. Jun 2010 B2
7745878 Bhalla et al. Jun 2010 B2
7755379 Lui et al. Jul 2010 B2
7764105 Bhalla et al. Jul 2010 B2
7781826 Mallikararjunaswamy et al. Aug 2010 B2
7786531 Lui et al. Aug 2010 B2
7795987 Bobde Sep 2010 B2
7800169 Bhalla et al. Sep 2010 B2
7863675 Bhalla et al. Jan 2011 B2
7863995 Ho et al. Jan 2011 B2
7868381 Bhalla et al. Jan 2011 B1
7880223 Bobde Feb 2011 B2
7923774 Bhalla et al. Apr 2011 B2
7936011 Bhalla et al. May 2011 B2
7960233 Lui et al. Jun 2011 B2
8000124 Bobde Aug 2011 B2
8004063 Goldberger et al. Aug 2011 B2
8008716 Lui et al. Aug 2011 B2
8035159 Bhalla et al. Oct 2011 B2
8053808 Su et al. Nov 2011 B2
8067822 Luo et al. Nov 2011 B2
8093651 Bhalla et al. Jan 2012 B2
8120142 Bobde Feb 2012 B2
8120887 Mallikararjunaswamy et al. Feb 2012 B2
8163618 Bhalla et al. Apr 2012 B2
8169062 Luo et al. May 2012 B2
8174283 Bhalla et al. May 2012 B2
8227330 Pan et al. Jul 2012 B2
8258890 Bobde Sep 2012 B2
8283213 Bobde et al. Oct 2012 B2
8283723 Bhalla et al. Oct 2012 B2
8288229 Bhalla et al. Oct 2012 B2
8288839 Guan et al. Oct 2012 B2
8324053 Bobde et al. Dec 2012 B2
8324683 Lui et al. Dec 2012 B2
8324711 Goldberger et al. Dec 2012 B2
8338854 Bobde et al. Dec 2012 B2
8338915 Mallikararjunaswamy et al. Dec 2012 B2
8357973 Lui et al. Jan 2013 B2
8362547 Bhalla et al. Jan 2013 B2
8362552 Pan et al. Jan 2013 B2
8362585 Bhalla et al. Jan 2013 B1
8367501 Lui et al. Feb 2013 B2
8372708 Bhalla et al. Feb 2013 B2
8373208 Bobde et al. Feb 2013 B2
8390058 Yilmaz et al. Mar 2013 B2
8394702 Tai et al. Mar 2013 B2
8431470 Lui et al. Apr 2013 B2
8431958 Bobde Apr 2013 B2
8431989 Bhalla et al. Apr 2013 B2
8441046 Bobde et al. May 2013 B2
8445370 Lui et al. May 2013 B2
8450794 Bhalla et al. May 2013 B2
8455315 Bobde Jun 2013 B2
8461644 Bobde Jun 2013 B2
8466510 Guan et al. Jun 2013 B2
8476698 Guan et al. Jul 2013 B2
8507978 Bhalla et al. Aug 2013 B2
8552527 Bobde Oct 2013 B2
8557671 Guan et al. Oct 2013 B2
8558275 Bobde Oct 2013 B2
8558276 Bobde Oct 2013 B2
8575685 Bobde et al. Nov 2013 B2
8575695 Bobde et al. Nov 2013 B2
8580667 Lui et al. Nov 2013 B2
8586435 Pan et al. Nov 2013 B2
8597998 Bhalla et al. Dec 2013 B2
8637926 Lui et al. Jan 2014 B2
8643071 Pan et al. Feb 2014 B2
8643135 Bobde et al. Feb 2014 B2
8669613 Lui et al. Mar 2014 B2
8680643 Pan et al. Mar 2014 B2
8692322 Pan et al. Apr 2014 B2
8698196 Guan et al. Apr 2014 B2
8710585 Hu et al. Apr 2014 B1
8710627 Guan et al. Apr 2014 B2
8728890 Bhalla et al. May 2014 B2
8748268 Pan et al. Jun 2014 B1
8753935 Bobde et al. Jun 2014 B1
8759908 Lui et al. Jun 2014 B2
8785278 Yilmaz et al. Jul 2014 B2
8785279 Bhalla et al. Jul 2014 B2
8785306 Guan et al. Jul 2014 B2
8802529 Yilmaz et al. Aug 2014 B2
8803251 Lee et al. Aug 2014 B2
8809143 Bhalla et al. Aug 2014 B2
8809948 Yilmaz et al. Aug 2014 B1
8822300 Guan et al. Sep 2014 B2
8828857 Lui et al. Sep 2014 B2
8829603 Lui et al. Sep 2014 B2
8829614 Guan et al. Sep 2014 B2
8829640 Bobde et al. Sep 2014 B2
8835977 Bobde et al. Sep 2014 B2
8859361 Bobde Oct 2014 B1
8878292 Bobde et al. Nov 2014 B2
8896093 Mallikararjunaswamy et al. Nov 2014 B2
8896131 Bhalla et al. Nov 2014 B2
8900949 Guan et al. Dec 2014 B2
8907414 Hu et al. Dec 2014 B2
8907416 Tai et al. Dec 2014 B2
8927402 Zhu et al. Jan 2015 B2
8928079 Bhalla et al. Jan 2015 B2
8933506 Bobde et al. Jan 2015 B2
8946816 Bobde et al. Feb 2015 B2
8946942 Lui et al. Feb 2015 B2
8951867 Lee et al. Feb 2015 B2
8956940 Lui et al. Feb 2015 B2
8963233 Bhalla et al. Feb 2015 B2
8963240 Bhalla et al. Feb 2015 B2
8969950 Pan Mar 2015 B2
8975720 Guan et al. Mar 2015 B2
8980716 Lui et al. Mar 2015 B2
8981425 Bobde Mar 2015 B2
9000481 Guan et al. Apr 2015 B2
9006053 Pan et al. Apr 2015 B2
9013848 Lui Apr 2015 B2
9024378 Bhalla et al. May 2015 B2
9048282 Hu et al. Jun 2015 B2
9059147 Pan et al. Jun 2015 B1
9082790 Bobde et al. Jul 2015 B2
9123805 Lui Sep 2015 B2
9129822 Bhalla et al. Sep 2015 B2
9136060 Goldberger et al. Sep 2015 B2
9136370 Lui et al. Sep 2015 B2
9136380 Yilmaz et al. Sep 2015 B2
9153653 Padmanabhan et al. Oct 2015 B2
9166042 Bobde et al. Oct 2015 B2
9171917 Bobde et al. Oct 2015 B2
9171949 Padmanabhan et al. Oct 2015 B1
9190478 Calafut et al. Nov 2015 B2
9190512 Lee et al. Nov 2015 B2
9202938 Bobde Dec 2015 B2
9214545 Tai et al. Dec 2015 B2
9219003 Lui et al. Dec 2015 B2
9230957 Lui et al. Jan 2016 B2
9236450 Bhalla et al. Jan 2016 B2
9246347 Lui et al. Jan 2016 B2
9252264 Bobde et al. Feb 2016 B2
9281368 Lee et al. Mar 2016 B1
9281394 Yilmaz et al. Mar 2016 B2
9312336 Pan et al. Apr 2016 B2
9312381 Bobde et al. Apr 2016 B1
9318587 Bobde et al. Apr 2016 B2
9324858 Bhalla et al. Apr 2016 B2
9356022 Lee et al. May 2016 B2
20050127532 Luo et al. Jun 2005 A1
20050145996 Luo et al. Jul 2005 A1
20050224887 Matsuki Oct 2005 A1
20050280133 Luo et al. Dec 2005 A1
20060017141 Luo et al. Jan 2006 A1
20060091505 Lui et al. May 2006 A1
20060108635 Bhalla et al. May 2006 A1
20060180855 Bhalla et al. Aug 2006 A1
20060202264 Bhalla et al. Sep 2006 A1
20060208788 Bhalla et al. Sep 2006 A1
20060209887 Bhalla et al. Sep 2006 A1
20060220107 Lui et al. Oct 2006 A1
20060249785 Bhalla et al. Nov 2006 A1
20060273379 Bhalla et al. Dec 2006 A1
20070034901 Lui et al. Feb 2007 A1
20070073807 Bobde Mar 2007 A1
20070075392 Pan et al. Apr 2007 A1
20070096093 Bhalla et al. May 2007 A1
20070182435 Lui et al. Aug 2007 A1
20070194374 Bhalla et al. Aug 2007 A1
20070221972 Bhalla et al. Sep 2007 A1
20080001219 Bhalla et al. Jan 2008 A1
20080001220 Bhalla et al. Jan 2008 A1
20080001646 Lui et al. Jan 2008 A1
20080067584 Lui et al. Mar 2008 A1
20080079035 Bobde Apr 2008 A1
20080108202 Goldberger et al. May 2008 A1
20080121988 Mallikararjunaswamy et al. May 2008 A1
20080121995 Anderson May 2008 A1
20080173956 Bhalla et al. Jul 2008 A1
20080186048 Lui et al. Aug 2008 A1
20080218922 Mallikararjunaswamy et al. Sep 2008 A1
20080265289 Bhalla et al. Oct 2008 A1
20080290367 Su et al. Nov 2008 A1
20080309382 Bhalla et al. Dec 2008 A1
20080310065 Ho et al. Dec 2008 A1
20080310066 Bobde Dec 2008 A1
20090014853 Luo et al. Jan 2009 A1
20090039456 Bhalla et al. Feb 2009 A1
20090045457 Bobde Feb 2009 A1
20090065814 Bhalla et al. Mar 2009 A1
20090065855 Bhalla et al. Mar 2009 A1
20090065861 Bhalla et al. Mar 2009 A1
20090072301 Bhalla et al. Mar 2009 A1
20090128223 Lui et al. May 2009 A1
20090166672 Bobde Jul 2009 A1
20090218619 Hebert et al. Sep 2009 A1
20090218890 Lui et al. Sep 2009 A1
20090219044 Bhalla et al. Sep 2009 A1
20090224316 Bhalla et al. Sep 2009 A1
20090261883 Bobde Oct 2009 A1
20090261897 Bobde Oct 2009 A1
20100090276 Bhalla et al. Apr 2010 A1
20100148246 Bhalla et al. Jun 2010 A1
20100155876 Pan et al. Jun 2010 A1
20100244090 Bobde et al. Sep 2010 A1
20100258897 Lui et al. Oct 2010 A1
20100276779 Guan et al. Nov 2010 A1
20100295152 Goldberger et al. Nov 2010 A1
20100314682 Yilmaz et al. Dec 2010 A1
20100314716 Mallikararjunaswamy et al. Dec 2010 A1
20100321840 Bobde Dec 2010 A1
20100328830 Bobde Dec 2010 A1
20100330767 Lui et al. Dec 2010 A1
20110042724 Bhalla et al. Feb 2011 A1
20110042727 Pan et al. Feb 2011 A1
20110042742 Bhalla et al. Feb 2011 A1
20110049564 Guan et al. Mar 2011 A1
20110049580 Lui et al. Mar 2011 A1
20110073906 Bobde et al. Mar 2011 A1
20110097885 Bhalla et al. Apr 2011 A1
20110101446 Guan et al. May 2011 A1
20110127577 Bobde Jun 2011 A1
20110127586 Bobde et al. Jun 2011 A1
20110127602 Mallikarjunaswamy Jun 2011 A1
20110127606 Bobde et al. Jun 2011 A1
20110176247 Goldberger et al. Jul 2011 A1
20110204440 Bhalla et al. Aug 2011 A1
20110204442 Guan et al. Aug 2011 A1
20110207276 Bhalla et al. Aug 2011 A1
20110221005 Luo et al. Sep 2011 A1
20110233666 Lui et al. Sep 2011 A1
20110233667 Tai et al. Sep 2011 A1
20110300678 Bobde Dec 2011 A1
20120007206 Bhalla et al. Jan 2012 A1
20120018793 Bhalla et al. Jan 2012 A1
20120025261 Bobde et al. Feb 2012 A1
20120025301 Lui et al. Feb 2012 A1
20120068262 Pan Mar 2012 A1
20120074896 Lui et al. Mar 2012 A1
20120080751 Bhalla et al. Apr 2012 A1
20120098058 Zhang Apr 2012 A1
20120104555 Bobde et al. May 2012 A1
20120132988 Lui et al. May 2012 A1
20120146090 Lui et al. Jun 2012 A1
20120146717 Bobde Jun 2012 A1
20120168900 Bobde Jul 2012 A1
20120193676 Bobde et al. Aug 2012 A1
20120199875 Bhalla et al. Aug 2012 A1
20120211828 Bobde et al. Aug 2012 A1
20120220092 Bobde et al. Aug 2012 A1
20120248530 Lui et al. Oct 2012 A1
20120248566 Bobde et al. Oct 2012 A1
20120306043 Pan et al. Dec 2012 A1
20120306044 Bobde et al. Dec 2012 A1
20120319132 Bhalla et al. Dec 2012 A1
20120329225 Bhalla et al. Dec 2012 A1
20120329238 Guan et al. Dec 2012 A1
20130001683 Pan et al. Jan 2013 A1
20130001694 Guan et al. Jan 2013 A1
20130001695 Guan et al. Jan 2013 A1
20130009242 Bhalla et al. Jan 2013 A1
20130015550 Bhalla et al. Jan 2013 A1
20130020635 Yilmaz Jan 2013 A1
20130020671 Lee et al. Jan 2013 A1
20130029461 Bhalla et al. Jan 2013 A1
20130043527 Lui et al. Feb 2013 A1
20130049102 Bobde et al. Feb 2013 A1
20130075855 Guan et al. Mar 2013 A1
20130093001 Bhalla et al. Apr 2013 A1
20130105886 Lui et al. May 2013 A1
20130126966 Lui et al. May 2013 A1
20130175612 Tai et al. Jul 2013 A1
20130200451 Yilmaz et al. Aug 2013 A1
20130203224 Pan et al. Aug 2013 A1
20130203225 Bhalla et al. Aug 2013 A1
20130224919 Ding et al. Aug 2013 A1
20130260522 Guan et al. Oct 2013 A1
20130277740 Guan et al. Oct 2013 A1
20130280870 Bhalla et al. Oct 2013 A1
20130334599 Pan et al. Dec 2013 A1
20140027781 Ryu Jan 2014 A1
20140027841 Bhalla et al. Jan 2014 A1
20140048846 Lui et al. Feb 2014 A1
20140054687 Pan et al. Feb 2014 A1
20140085760 Lui Mar 2014 A1
20140134825 Guan et al. May 2014 A1
20140138737 Bobde et al. May 2014 A1
20140138767 Lui et al. May 2014 A1
20140151790 Lui et al. Jun 2014 A1
20140167101 Bobde et al. Jun 2014 A1
20140167218 Mallikarjunaswamy et al. Jun 2014 A1
20140175536 Lee et al. Jun 2014 A1
20140175540 Bobde et al. Jun 2014 A1
20140179074 Pan et al. Jun 2014 A1
20140225187 Bhalla et al. Aug 2014 A1
20140227837 Bobde et al. Aug 2014 A1
20140231963 Guan et al. Aug 2014 A1
20140235024 Pan et al. Aug 2014 A1
20140239382 Bobde et al. Aug 2014 A1
20140239388 Lee et al. Aug 2014 A1
20140239436 Hu et al. Aug 2014 A1
20140252494 Lui et al. Sep 2014 A1
20140264433 Hu et al. Sep 2014 A1
20140264571 Lui et al. Sep 2014 A1
20140273417 Zhu et al. Sep 2014 A1
20140302647 Bobde Oct 2014 A1
20140319598 Bobde Oct 2014 A1
20140319604 Bhalla et al. Oct 2014 A1
20140319605 Yilmaz et al. Oct 2014 A1
20140319606 Bhalla et al. Oct 2014 A1
20140332845 Bobde et al. Nov 2014 A1
20140332882 Lui et al. Nov 2014 A1
20140332919 Guan et al. Nov 2014 A1
20140339630 Yilmaz et al. Nov 2014 A1
20140357030 Bhalla et al. Dec 2014 A1
20140363930 Bobde Dec 2014 A1
20140363946 Guan et al. Dec 2014 A1
20150021682 Bobde et al. Jan 2015 A1
20150060936 Ding et al. Mar 2015 A1
20150084117 Bobde Mar 2015 A1
20150087116 Bobde Mar 2015 A1
20150115333 Bobde et al. Apr 2015 A1
20150118810 Bobde et al. Apr 2015 A1
20150129956 Lui May 2015 A1
20150137225 Lui et al. May 2015 A1
20150137227 Bobde et al. May 2015 A1
20150145037 Lee et al. May 2015 A1
20150162410 Padmanabhan et al. Jun 2015 A1
20150162777 Lui et al. Jun 2015 A1
20150171192 Pan Jun 2015 A1
20150171201 Lui et al. Jun 2015 A1
20150179750 Calafut et al. Jun 2015 A1
20150206943 Bobde et al. Jul 2015 A1
20150279989 Bobde et al. Oct 2015 A1
20150295495 Lui et al. Oct 2015 A1
20150311295 Lee et al. Oct 2015 A1
20150333174 Lee et al. Nov 2015 A1
20150349101 Bobde et al. Dec 2015 A1
20150357406 Guan et al. Dec 2015 A1
20150372129 Bhalla et al. Dec 2015 A1
20150372133 Lui Dec 2015 A1
20150380544 Yilmaz et al. Dec 2015 A1
20160005809 Bobde et al. Jan 2016 A1
20160013265 Yilmaz et al. Jan 2016 A1
20160013267 Lee et al. Jan 2016 A1
20160035721 Takenaka Feb 2016 A1
20160043168 Ding et al. Feb 2016 A1
20160043169 Guan et al. Feb 2016 A1
20160043192 Ding et al. Feb 2016 A1
20160056276 Zhang et al. Feb 2016 A1
20160064551 Lee et al. Mar 2016 A1
20160087093 Bhalla et al. Mar 2016 A1
20160087095 Padmanabhan et al. Mar 2016 A1
20160099307 Padmanabhan et al. Apr 2016 A1
20160099308 Lui et al. Apr 2016 A1
20160099325 Calafut et al. Apr 2016 A1
20160099351 Bobde et al. Apr 2016 A1
20160118380 Lui et al. Apr 2016 A1
20160141411 Bobde et al. May 2016 A1
20160148921 Mallikararjunaswamy et al. May 2016 A1
Related Publications (1)
Number Date Country
20170338337 A1 Nov 2017 US