Claims
- 1. A gate electrode comprising:an insulative layer disposed on a substrate; a gate layer disposed on said insulative layer, the gate layer being of uniform width along a height thereof; thin first spacers disposed adjacent to opposite sides of said gate layer; thin second spacers disposed adjacent to opposite sides of said thin first spacers; thin third spacers disposed adjacent to opposite sides of said thin second spacers; thick fourth spacers disposed adjacent to opposite sides of said thin third spacers; and a conductive layer disposed on said gate layer, wherein at least part of the conductive layer is wider than said gate layer.
- 2. The gate electrode of claim 1, wherein the conductive layer has a non-uniform cross-section defined by a narrower base section which is in contact with the gate layer, and a wider top section.
- 3. The gate electrode of claim 2, wherein the thin first spacers and the thin second spacers are deformed to accommodate the wider top section of the conductive layer.
- 4. The gate electrode of claim 2, wherein the part of the conductive layer that is wider than the gate layer rests on at least the first thin spacer.
- 5. The gate electrode of claim 1 wherein said insulative layer comprises an oxide.
- 6. The gate electrode of claim 5 wherein said gate layer comprises a polysilicon.
- 7. The gate electrode of claim 6 wherein said conductive layer comprises a polycide.
- 8. The gate electrode of claim 7 wherein said thin first spacers comprise an oxide.
- 9. The gate electrode of claim 8 wherein said thin second spacers comprise a nitride.
- 10. The gate electrode of claim 9 wherein said thin third spacers comprise an oxide.
- 11. The gate electrode of claim 10 wherein said thick fourth spacers comprise a nitride.
- 12. The gate electrode of claim 11 wherein said polycide comprises titanium salicide (TiSi2).
Parent Case Info
This is a division of application Ser. No. 09/386,495, filed Aug. 30, 1999, now U.S. Pat. No. 6,521,964 which is a further division of application Ser. No. 09/191,729, filed Nov. 13, 1998, now U.S. Pat. No. 6,235,598.
US Referenced Citations (18)
Foreign Referenced Citations (1)
Number |
Date |
Country |
60282856 |
Dec 1985 |
JP |
Non-Patent Literature Citations (2)
Entry |
Nayayama, T., et al., “Exellent Process Control Technology for Highly Manufacturable and High Performance 0.18 mm CMOS LSIs” 1998 IEEE, 1998 Symposium on VLSI Technology Digest of Technical Papers, pp. 146-147. |
International Search Report, PCT/US99/26175, Apr. 4, 2000. |