Claims
- 1. A method of compensating for dielectric losses in electrical signals traveling along a signal transmission path in a plural layered printed circuit board, the signal transmission path having an input and an output and being positioned in at least one layer of the printed circuit board, the method comprising:
providing first and second sections of the transmission path; and positioning a capacitor in series with the first and second sections of the transmission path and in at least one layer of the printed circuit board to couple the first section of the transmission path to the second section of the transmission path.
- 2. A method according to claim 1 further comprising the act of providing a resistive shunt which electrically connects the first section to the second section to provide a capacitor bypass path for low frequency components of the digital signals.
- 3. A method according to claim 2 comprising the act of providing at least two vias positioned to electrically couple the resistive shunt to the first and second sections.
- 4. A method according to claim 3 in which the resistive shunt is supported the printed circuit board.
- 5. A method according to claim 3 in which the printed circuit board comprises at least one electrical component supporting surface and wherein the act of providing a resistive shunt comprises mounting the resistive shunt to the electrical component supporting surface.
- 6. A method according to claim 1 in which the act of positioning a capacitor comprises positioning first and second plates of a capacitor in a common layer of the printed circuit board.
- 7. A method according to claim 6 in which the capacitor comprises side-by-side capacitor plates in the common layer.
- 8. A method according to claim 6 in which the capacitor comprises interleaved capacitor plates in the common layer.
- 9. A method according to claim 6 in which the capacitor comprises first and second plates each comprised of a plurality of fingers, the fingers of the first and second plates being interdigitated.
- 10. A method according to claim 1 in which the capacitor comprises first and second at least partially overlapping capacitor plates in spaced apart layers of the printed circuit board.
- 11. A method according to claim 1 in which the capacitor comprises a first and second overlapping portion of the respective first and second transmission path sections.
- 12. A method according to claim 1 in which the electrical signal is a digital signal having a bit rate greater than 1 Gb/sec.
- 13. A method according to claim 12 in which the digital signal has a bit rate greater than 3.125 Gb/sec.
- 14. A method of compensating for dielectric losses in digital signals having a bit rate greater than or equal to 1 Gb/sec and traveling along a signal transmission path in a plural layered printed circuit board, the signal transmission path having an input and an output and being positioned in at least one layer in the printed circuit board, the method comprising:
providing at least one inductor; and
electrically connecting the at least one inductor from the transmission path and to electrical ground potential.
- 15. A method according to claim 14 in which the at least one inductor is formed at least partially within at least one layer of the printed circuit board.
- 16. A method according to claim 14 further comprising providing at least one resistor in series with the at least one inductor.
- 17. A method of modifying a digital signal passing along a signal trace from an input to an output of the trace to compensate for dielectric signal losses, the method comprising:
evaluating the dielectric losses expected to be incurred in a digital signal which traverses the signal trace from the input to the output; and passively distorting the digital signal at least at one location along the trace in accordance with the evaluated dielectric losses to produce a digital signal at the output of the trace which is an amplitude reduced substantial replica of the digital signal at the input of the trace.
- 18. A method according to claim 17 in which the at least one location is closer to the input of the signal trace than to the output of the signal trace.
- 19. A method according to claim 17 in which the act of passively distorting the signal at the at least one location comprises the act of passively distorting the signal at a location along a printed circuit board.
- 20. A method according to claim 17 in which the act of evaluating comprises estimating the expected dielectric losses along the signal trace.
- 21. A method according to claim 17 in which the act of evaluating comprises measuring dielectric losses in a digital signal traveling along the signal trace.
- 22. A method according to claim 17 in which the act of evaluating comprises the act of applying differing magnitudes of passive distortion to a digital signal traveling along the signal trace and comparing the digital signal at the output of the signal trace to the digital signal at the input of the signal trace to determine a magnitude of passive distortion which results in a digital signal at the output of the trace which is a substantial replica of the digital signal at the input of the trace.
- 23. A method according to claim 17 in which the act of passively distorting the signal at the at least one location along the trace comprises the act of capactively coupling a first section of the trace to a second section of the trace at the at least one location.
- 24. A method according to claim 23 in which the act of capacitively coupling comprises inserting at least one capacitor of from about 0.5 pF to about 2.0 pF in series with the first and second sections of the signal trace.
- 25. A method according to claim 23 in which the digital signal is at a bit rate which is greater than or equal to 3.125 gigabits per second.
- 26. A method according to claim 23 in which the act of passively distorting a signal at the at least one location along the trace comprises the act of electrically interconnecting the first and second sections of the signal trace with a resistive shunt.
- 27. A method according to claim 17 in which the act of passively distorting the signal at a location along the trace comprises the act of connecting at least one inductor from the trace to an electrical ground plane.
- 28. A method according to claim 27 in which the at least one inductor has a value of from about 1 nH to about 2 nH.
- 29. A method according to claim 28 in which the at least one location is adjacent to the input of the signal trace.
- 30. A method according to claim 27, further comprising connecting at least one resistor in series with the at least one inductor.
- 31. A method according to claim 17 wherein the act of passively distorting the digital signal comprises providing a reactive component at the at least one location along the trace.
- 32. A method of modifying a signal passing along a signal trace from an input to an output of the trace to compensate for dielectric losses in the signal as it travels from the input to the output, the method comprising:
evaluating the dielectric losses expected to be incurred in a signal which traverses the signal trace from the input to the output; and passively distorting the signal at least at one location along the trace in accordance with the evaluated dielectric losses to produce a signal at the output of the trace which is an amplitude reduced substantial replica of the signal at the input of the trace.
- 33. A multilayered electronic circuit defining at least one signal transmission path comprising an input and an output, the circuit comprising:
signal source means for delivering a high frequency digital signal to the input; signal receiver means for receiving the digital signal from the output; and means for introducing distortion into the digital signal as it travels from the input to the output to compensate for dielectric losses.
- 34. An apparatus according to claim 33 in which the multilayered electronic circuit comprises a plural layered printed circuit board and wherein at least a portion of the transmission path and the means for introducing distortion is included in at least one layer of the printed circuit board.
- 35. An apparatus according to claim 34 in which said means for introducing distortion comprises capacitive means.
- 36. An apparatus according to claim 35 in which the transmission path comprises first and second sections and said capacitive means comprises at least one capacitor for capacitively coupling a first section of the transmission path to a second section of the transmission path.
- 37. An apparatus according to claim 35 in which said means for introducing distortion comprises resistor means electrically connecting said first and second transmission path sections in parallel with said at least one capacitor.
- 38. An apparatus according to claim 34 in which said means for introducing distortion comprises inductive means.
- 39. An apparatus according to claim 34 in which said means for introducing distortion comprises reactive means.
- 40. An apparatus for compensating for dielectric losses in digital signals comprising:
a plural layered electronic circuit comprising at least one digital signal transmission path, the digital signal path comprising an input at which digital signals are received and an output from which digital signals which have traveled along the digital signal path are delivered; and a dielectric loss compensator coupled to the digital signal transmission path and incorporated at least partially in a layer of the electronic circuit, the dielectric loss compensator being operable to alter a digital signal travelling along the transmission path to provide a digital signal at the output which is a substantial replica of the digital signal at the input.
- 41. An apparatus according to claim 40 wherein the transmission path comprises first and second transmission path sections positioned in at least one layer of the electronic circuit, the dielectric loss compensator comprises at least one capacitor in series with the first and second transmission path sections so as to capacitively couple the first section of the transmission path to the second section of the transmission path.
- 42. An apparatus according to claim 41 further comprising a resistive shunt electrically connecting the first transmission path section to the second transmission path section such that low frequency components of digital signals passing along the transmission path bypass the at least one capacitor.
- 43. An apparatus according to claim 42 wherein the electronic circuit comprises at least two vias electrically connecting the resistive shunt to the first and second transmission path sections.
- 44. An apparatus according to claim 43 wherein the electronic circuit comprises a printed circuit board which comprises a backplane and wherein the resistive shunt is supported by the backplane of the printed circuit board.
- 45. An apparatus according to claim 43 in which the printed circuit board comprises at least one electrical component supporting surface and wherein the resistive shunt is mounted to the electrical component supporting surface.
- 46. An apparatus according to claim 41 wherein the capacitor comprises first and second capacitor plates in a common layer of the electronic circuit.
- 47. An apparatus according to claim 46 wherein the capacitor comprises side-by-side capacitor plates in the common layer.
- 48. An apparatus according to claim 46 wherein the capacitor comprises interleaved capacitor plates in the common layer.
- 49. An apparatus according to claim 46 wherein the capacitor comprises first and second capacitor plates each comprised of a plurality of fingers, the fingers of the first and second plates being interdigitated.
- 50. An apparatus according to claim 41 in which the capacitor comprises first and second at least partially overlapping capacitor plates on spaced apart layers of the electronic circuit.
- 51. An apparatus according to claim 41 in which the capacitor comprises first and second overlapping portions of the respective first and second transmission path sections.
- 52. An apparatus according to claim 40 in which the dielectric loss compensator comprises at least one inductor electrically connecting transmission path to an electrical ground plane.
- 53. An apparatus according to claim 52 in which the at least one inductor is formed at least partially within at least one of the layers of the electronic circuit.
- 54. An apparatus according to claim 52 further comprising a resistance in series with the at least one inductor.
- 55. An apparatus according to claim 40 in which the digital signal is at a bit rate in excess of 1 gigabit per second.
- 56. An apparatus according to claim 40 in which the digital signal is at a bit rate greater than or equal to 3.125 gigabits per second.
- 57. An apparatus according to claim 56 wherein the digital signal is at a bit rate in excess of 5 gigabits per second.
- 58. An apparatus according to claim 57 wherein the digital signal is at a bit rate which is greater than 10 gigabits per second.
- 59. An apparatus according to claim 58 wherein the digital signal is at a bit rate which is greater than or equal to 40 gigabits per second.
- 60. An apparatus according to claim 40 comprising a transmitter for delivering a digital signal to the input of the digital signal transmission path and a receiver for receiving the digital signal from the output of the digital signal transmission path.
- 61. An apparatus according to claim 40 wherein the plural layered electronic circuit comprises one or more dielectric layers and the dielectric loss compensator is configured based on frequency-dependent losses associated with the one or more dielectric layers.
- 62. A method according to claim 24 in which the act of capacitively coupling comprises inserting at least one capacitor of from about 0.1 pF to about 10 pF in series with the first and second sections of the signal trace.
CROSS-REFERENCE TO RELATED APPLICATIONS
[0001] This application claims the benefit of U.S. Provisional Application No. 60/352,618, filed Jan. 28, 2002.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60352618 |
Jan 2002 |
US |