Gillette, Garry C., A Single Board Test System: Changing the Test Paradigm, IEEE (1995), Paper 37.2, pp. 880-885. |
Garry C. Gillette, A Single Board Test System: Changing The Test Paradigm, International Test Conference, IEEE 1995, pp. 880-885. |
Will Creek, Characterization of Edge Placement Accuracy in High-Speed Digital Pin Electronics, International Test Conference Proceedings 1993, Oct. 1993, pp. 556-565. |
Teradyne J971 System Description, including articles, Jul. 30, 1991. |
Teradyne J971 System Description, Teradyne, Inc., pp. 1-21 (May 1991). |
Teradyne J971 Preliminary Specification (100 MHz Version), Teradyne, Inc. pp. 1-17 (Jun. 25, 1991). |
Teradyne J971 Articles (Various dates). |
H. Vitale, High Speed CMOS Reflection Reduction, Trillium Engineering, Trillium Applications Note No. APN 028 (Aug. 1998), pp 1-7. |
Applications Note No. APN 028 (Aug. 1998), pp. 1-7. |
J. Millman, Microelectronics—Digital and Analog Circuits and Systems, pp. 338-343 (1979). |
Mega One VLSI Test System Product Profile, Megatest Corp., 3 pages (1983). |
Product Description, Rev. 2, pp.33-34 (May 1986). |
M. Ferland, Device Output Loading, IEEE, pp. 130-132 (1978). |
H. Vitale, Use of the Programmable Load to Reduce Reflections in Test Applications of High Speed CMOS, Trillium Test Systems Applications Note (Oct. 1987), pp 1-2 and Figs 1-4. |
Motorola High-Speed CMOS Integrated Circuits, Motorola, Inc., p. 4-4 (1983). |
Fairchild Advanced CMOS Technology Logic Data Book, Fairchild Semiconductor Corp., pp. 2-3 to 2-7 (1987). |
J967 VLSI Test System, Teradyne, Inc. p. 25 (May 1985). |
D.F. Murray and C.M. Nash, Critical Parameters for High-Performance Dynamic Repsonse Measurements, 1990 International Test Conference, pp. 462-471. |
Teradyne J971 Spectrum Architecture, Teradyne, Inc., pp. 1-35 (Nov. 28, 1990). |