Claims
- 24. A method of forming a hierarchical memory structure, the method comprising:
forming a first portion of the hierarchical memory structure adapted to perform a first layer of address predecoding; and forming a second portion of the hierarchical memory structure interacting with at least said first portion and adapted to perform a second layer of address predecoding.
- 25. The method of claim 24 wherein said first portion comprises at least a first predecoder.
- 26. The method of claim 25 wherein said second portion comprises at least one second predecoder interacting with at least said first predecoder.
- 27. The method of claim 24 comprising locating at least one local sense amplifier proximate said second portion.
- 28. The method of claim 24 comprising varying at least said second portion from memory architecture to memory architecture.
- 29. The method of claim 24 comprising varying said first portion little from memory architecture to memory architecture.
- 30. The method of claim 24 comprising locating a global sense amplifier proximate said first portion.
- 31. The method of claim 24 comprising inputting an output of said first portion into said second portion.
- 32. The method of claim 31 comprising inputting said output of said first portion into said second portion using at least one buffered address line.
- 33. The method of claim 24 comprising at least one decoder communicating with at least said second portion.
- 34. The method of claim 33 comprising coupling at least one wordline to at least said decoder.
- 35. A method of forming a hierarchical memory structure, the method comprising:
forming a first predecoder area including block select information; forming at least two second predecoder areas, at least one of said second predecoder areas interacting with at least said first predecoder area; and forming at least one decoder area adapted to interact with at least one of said second predecoder areas.
- 36. The method of claim 35 comprising performing at least a first layer of address predecoding using said first predecoder area.
- 37. The method of claim 35 comprising performing at least a second layer of address predecoding using at least one of said second predecoder areas.
- 38. A method of forming a memory device comprising:
forming a synchronous controlled global element comprising a global predecoder; and forming a self-timed local element comprising at least one local predecoder interfacing with at least said synchronous controlled global element.
- 39. The method of claim 38, comprising forming said global element using at least one global decoder.
- 40. The method of claim 38 comprising forming said global element using at least one global controller.
- 41. The method of claim 38 comprising forming said global element using at least one global sense amplifier.
- 42. The method of claim 38 comprising forming said local element using a plurality of memory cells forming at least one cell array.
- 43. A method of forming a hierarchical memory structure, comprising:
forming a first area adapted to receive global predecoder circuitry that varies little from memory to memory; and forming a second area adapted to receive at least local predecoder circuitry.
- 44. The method of claim 43 comprising forming a third area adapted to receive at least local predecoder circuitry.
- 45. The method of claim 43 comprising forming a plurality of areas adapted to receive at least local predecoder circuits.
- 46. The method of claim 43 comprising defining said first area using at least a global decoder and a global sense amplifier.
- 47. The method of claim 43 comprising defining said second area using at least one local sense amplifier.
- 48. A method of performing at least one of a read and write operation in a hierarchical memory structure, the method comprising:
performing a first layer of address predecoding using a first portion of the hierarchical memory structure; and performing a second layer of address predecoding using a second portion of the hierarchical memory structure that interacts with at least said first portion.
- 49. The method of claim 48 wherein said first portion comprises at least a first predecoder.
- 50. The method of claim 49 wherein said second portion comprises at least one second predecoder interacting with at least said first predecoder.
- 51. The method of claim 48 comprising locating at least one local sense amplifier proximate said second portion.
- 52. The method of claim 48 comprising locating a global sense amplifier proximate said first portion.
- 53. The method of claim 48 comprising inputting an output of said first portion into said second portion.
- 54. The method of claim 53 comprising inputting said output of said first portion into said second portion using at least one buffered address line.
- 55. The method of claim 48 comprising at least one decoder communicating with at least said second portion.
- 56. The method of claim 55 comprising coupling at least one wordline to at least said decoder.
- 57. A method of performing at least one of a read and write operation in a hierarchical memory structure, the method comprising:
performing at least a first layer of address predecoding using a first predecoder area that includes block select information; performing at least a second layer of address predecoding using at least one of two second predecoder areas, at least one of said second predecoder areas interacting with at least said first predecoder area; and interacting at least one decoder area with at least one of said second predecoder areas.
CROSS REFERENCE TO RELATED APPLICATIONS
[0001] This application is a continuation-in-part of, and claims benefit of and priority from, application Ser. No. 10/100,757 Filed Mar. 19, 2002, titled “Synchronous Controlled, Self-Timed Local SRAM Block”, the complete subject matter of which is incorporated herein by reference in its entirety.
Continuations (1)
|
Number |
Date |
Country |
| Parent |
10177001 |
Jun 2002 |
US |
| Child |
10842160 |
May 2004 |
US |
Continuation in Parts (1)
|
Number |
Date |
Country |
| Parent |
10100757 |
Mar 2002 |
US |
| Child |
10177001 |
Jun 2002 |
US |