This invention relates to memory device architectures designed to provide high density data storage with high speed read and write access cycles. This is invention relates more specifically to circuits and methods for controlling memory write cycles.
There is a demand for faster, higher density, random access memory integrated circuits which provide a strategy for integration into today's personal computer systems. In an effort to meet this demand, numerous alternatives to the standard DRAM architecture have been proposed. One method of providing a longer period of time when data is valid at the outputs of a DRAM without increasing the fast page mode cycle time is called Extended Data Out (EDO) mode. In an EDO DRAM the data lines are not tri-stated between read cycles in a fast page mode operation. Instead, data is held valid after /CAS goes high until sometime after the next /CAS low pulse occurs, or until /RAS or the output enable (/OE) goes high. Determining when valid data will arrive at the outputs of a fast page mode or EDO DRAM can be a complex function of when the column address inputs are valid, when /CAS falls, the state of /OE and when /CAS rose in the previous cycle. The period during which data is valid with respect to the control line signals (especially /CAS) is determined by the specific implementation of the EDO mode, as adopted by the various DRAM manufacturers.
Methods to shorten memory access cycles tend to require additional circuitry, additional control pins and nonstandard device pinouts. The proposed industry standard synchronous DRAM (SDRAM) for example has an additional pin for receiving a system clock signal. Since the system clock is connected to each device in a memory system, it is highly loaded, and it is always toggling circuitry in every device. SDRAMs also have a clock enable pin, a chip select pin and a data mask pin. Other signals which appear to be similar in name to those found on standard DRAMs have dramatically different functionality on a SDRAM. The addition of several control pins has required a deviation in device pinout from standard DRAMs which further complicates design efforts to utilize these new devices. Significant amounts of additional circuitry are required in the SDRAM devices which in turn result in higher device manufacturing costs.
It is desirable to design and manufacture a memory device having a standard DRAM pinout and a burst mode of operation where multiple data values can be sequentially written to or read from the device in response to a single address location and multiple access strobes. It is also desirable that this new memory device operate at higher frequencies than standard DRAMs.
There is a problem in performing write cycles at high frequencies. In standard Fast Page Mode and EDO mode DRAM devices, write cycles are performed in response to both /CAS and /WE being low after /RAS is low. If an address change occurs at approximately the same time that /CAS falls, then an additional delay is required to equilibrate input/output lines and to fire a new column prior to beginning the write cycle. Data to be written is latched, and the write cycle begins when the latter of /CAS and /WE goes low provided that the equilibrate is complete. Generally, the write time can be considered to be the period of time that /WE and /CAS are simultaneously low. However, in order to allow for maximum page mode operating frequencies, the write cycle is often timed out so that it can continue for a short period of time after /CAS or /WE goes high especially for “late write” cycles. Maintaining the write cycle throughout the time-out period eases the timing specifications for /CAS and /WE that the device user must meet, and reduces susceptibility to glitches on the control lines during a write cycle. The write cycle is terminated after the time out period, and if /WE is high a read access begins based on the address present on the address input lines. The read access will typically begin prior to the next /CAS falling edge so that the column address to data valid specification can be met (tAA). In order to begin the read cycle as soon as possible, it is desirable to minimize the write cycle time while guaranteeing completion of the write cycle. Minimizing the write cycle duration in turn minimizes the margin to some device operating parameters despite the speed at which the device is actually used. Circuits to model the time required to complete the write cycle typically provide an estimate of the time required to write an average memory cell. While it is desirable to minimize the write cycle time, it is also necessary to guarantee that enough time is allowed for the write to complete, so extra delay is added making the write cycle slightly longer than required.
Another aspect of controlling the write cycle timing includes delaying the write enable or write enables to guarantee that the write data drivers are not enabled prior to the completion of the equilibrate function. Equalization of internal data I/O lines is performed in response to column address transitions in preparation for reading or writing data from another memory cell, and also in response to receipt of a write command to reduce the maximum signal transition on the data lines once the write drivers are enabled. If the data lines are each equalized to one half of Vcc for example, then the write data drivers will only need to drive one line from half Vcc to ground, and the other from half Vcc to Vcc. Otherwise, if the write data is not equal to the data previously on the I/O lines, the write data drivers will need to drive both true and compliment I/O lines a full Vcc swing for each data bit being written. Equalization of the data I/O lines reduces the maximum write cycle time by eliminating the worst case signal swing conditions. A simple method of equilibrating the I/O lines is to: disable I/O line drivers; isolate the I/O lines from the digit lines; and couple complimentary I/O lines together. When a true I/O line is coupled to a complimentary I/O line, a logic high will be coupled to a logic low and each line will equalize to a potential approximately half way between a high and a low. It is important to disable the I/O line drivers during equilibration to prevent a true logic driver from being coupled to a complimentary logic driver which will draw excessive current from the logic high source to the logic low source.
Whether /CAS goes low last (early write) or /WE goes low last (late write), the column address will be valid at or before the write command is received. Hence, a delay from receipt of the write command which is greater than the equilibrate time will guarantee that an equilibrate due to a column address change is complete prior to the enabling the write drivers. If an equilibrate of internal data I/O lines is performed in response to receipt of each write command, a simple delay of the write enables will allow for the equilibrate to complete prior to enabling the write drivers. The delay value for the write cycle to write driver enable delay must account for the worst case signal delays from the equilibrate and write driver enable signal sources to the furthest data I/O line equilibrate devices and write data drivers. Since the equilibrate and write driver enable signal sources are located in a main logic area, a considerable signal propagation delay will result from the transmission of these signals across the chip to the furthest I/O line pair. Timing delays due to routing differences in the two signal paths can be very difficult to accurately model and predict. To overcome these difficulties, extra delay is added for timing margin. Unfortunately, this prevents the write drivers from being enabled as soon as the equilibrate function is complete.
Throughout the memory device product lifetime, manufacturing process advances and circuit enhancements often allow for increases in device operating frequencies. The write cycle timing circuits may need to be adjusted to shorten the is minimum write cycle times to match these performance improvements. Adjustments may include shortening the equilibrate time, shortening the write cycle to write driver enable time and shortening the write cycle hold time. Fine tuning of these timing circuits is time consuming and costly. If the write cycles are too short, the device may fail under some or all operating conditions. If the write cycles are too long, the device may not be able to achieve the higher operating frequencies that are more profitable for the device manufacturers. Finally, if the equilibrate is not complete prior to enabling the write drivers, then excessive current may flow through the write drivers from Vcc to ground.
With the increased operating frequencies of burst access memory devices a new method of generating the write cycle timing is desired which will allow for maximum write cycle times despite the operating frequency of the device.
The features of the invention as well as objects and advantages are best understood by reference to the appended claims, detailed description of particular embodiments and accompanying drawings where:
In a burst read cycle, data within the memory array located at the row and column address selected by the row and column address decoders is read out of the memory array and sent along data path 32 to output latches 34. Data 10 driven from the burst EDO DRAM may be latched external to the device in synchronization with /CAS after a predetermined number of /CAS cycle delays (latency). For a two cycle is latency design, the first /CAS falling edge is used to latch the initial address for the burst access. The first burst data from the memory is driven from the memory after the second /CAS falling edge, and remains valid through the third /CAS falling edge. Once the memory device begins to output data in a burst read cycle, the output drivers 34 continue to drive the data lines without tri-stating the data outputs during /CAS high intervals dependent on the state of the output enable and write enable (/OE and /WE) control lines, thus allowing additional time for the system to latch the output data. Once a row and a column address are selected, additional transitions of the /CAS signal are used to advance the column address within the column address counter in a predetermined sequence. The time at which data becomes valid at the outputs of the burst EDO DRAM is dependent only on the timing of the /CAS signal provided that /OE is maintained low, and /WE remains high. The output data signal levels may be driven in accordance with, but are not limited to, CMOS, TTL, LVTTL, GTL, or HSTL output level specifications.
The address may be advanced linearly, or in an interleaved fashion for maximum compatibility with the overall system requirements. The column address may be advanced with each /CAS transition, each pulse, or multiple of /CAS pulses in the event that more than one data word is read from the array with each column address. When the address is advanced with each transition of the /CAS signal, data is also driven from the part after each transition following the device latency which is then referenced to each edge of the /CAS signal. This allows for a burst access cycle where the highest switching control line (/CAS) toggles only once (high to low or low to high) for each memory cycle. This is in contrast to standard DRAMs which require /CAS to go low and then high for each cycle, and synchronous DRAMs which require a full clock cycle (high and low transitions) for each memory cycle. For maximum compatibility with existing EDO DRAM devices, the invention will be further described in reference to a device designed to initiate access cycles on falling edges of the /CAS signal. For designs where falling edges of the /CAS signal initiate an access cycle, the falling edge may be said to be the active transition of the /CAS signal.
It may be desirable to latch and increment the column address after the first /CAS falling edge in order to apply both the latched and incremented addresses to the array at the earliest opportunity in an access cycle. For example, a device may be designed to access two data words per cycle (prefetch architecture). The memory array for a prefetch architecture device may be split into odd and even array halves. The column address least significant bit is used to select between odd and even halves while the other column address bits select a column within each of the array halves. In an interleaved access mode with column address 1, data from columns 0 and 1 are read and the data from column 1 is output followed by the data from column 0 in accordance with standard interleaved addressing as described in SDRAM specifications. In a linear access mode column address 1 is applied to the odd array half, and incremented to address 2 for accessing the even array half to fulfill the two word access. One method of implementing this type of device architecture is to provide a column address incrementing circuit between the column address counter and the even array half. The incrementing circuit increments the column address only if the initial column address in a burst access cycle is odd, and the address mode is linear. Otherwise the incrementing circuit passes the column address unaltered. For a design using a prefetch of two data accesses per cycle, the column address is advanced once for every two active edges of the /CAS signal. In a write cycle, multiple data words may be temporarily stored as they are input to the device. The actual write of data to the memory cells occurs after the last input data is latched, and may extend slightly into the next memory cycle as long as it ends prior to the next column being activated. Prefetch architectures where more than two data words are accessed are also possible.
Other memory architectures applicable to the current invention include a pipelined architecture where memory accesses are performed sequentially, but each access requires more than a single cycle to complete. In a pipelined architecture the overall throughput of the memory approaches one access per cycle, but the data out of the memory is offset by a number of cycles equal to the pipeline length and/or the desired latency from /CAS.
In the burst access memory device, each new column address from the column address counter is decoded and is used to access additional data within the memory array without the requirement of additional column addresses being specified on the address inputs 16. This burst sequence of data continues for each /CAS falling edge until a predetermined number of data accesses equal to the burst length occurs. A /CAS falling edge received after the last burst address has been generated latches another column address from the address inputs 16 and a new burst sequence begins. Read data is latched and output with each falling edge of /CAS after the first /CAS latency.
For a burst write cycle, data 10 is latched in input data latches 34. Data targeted at the first address specified by the row and column addresses is latched with the /CAS signal when the first column address is latched (write cycle data latency is zero). Other write cycle data latency values are possible; however, for today's memory systems, zero is preferred. Additional input data words for storage at incremented column address locations are latched by /CAS on successive /CAS active transitions. Input data from the input latches 34 is passed along data path 32 to the memory array where it is stored at the location selected by the row and column address decoders. As in the burst read cycle previously described, a predetermined number of burst access writes are performed without the requirement of additional column addresses being provided on the address lines 16. After the predetermined number of burst writes occur, a subsequent /CAS pulse latches a new beginning column address, and another burst read or write access begins.
The memory device of
The write enable signal is used in burst access cycles to select read or write burst accesses when the initial column address for a burst cycle is latched by /CAS. /WE low at the column address latch time selects a burst write access. /WE high at the column address latch time selects a burst read access. The level of the /WE signal must remain high for read and low for write burst accesses throughout the burst access. A low to high transition within a burst write access terminates the is burst access, preventing further writes from occurring. A high to low transition on /WE within a burst read access likewise terminates the burst read access and places the data output 10 in a high impedance state. Transitions of the /WE signal may be locked out during critical timing periods within an access cycle in order to reduce the possibility of triggering a false write cycle, and/or to guarantee the completion of a write cycle once it has begun. After the critical timing period the state of /WE determines whether a burst access continues, is initiated, or is terminated. Termination of a burst access places the DRAM in a state to receive another burst access command. Both /RAS and /CAS going high during a burst access also terminates the burst access cycle placing the data drivers in a high impedance output state. Read data may remain valid at the device outputs if /RAS alone goes high while /CAS is active for compatibility with hidden refresh cycles, otherwise /RAS high alone may be used to terminate a burst access. A minimum write enable pulse width is only required when it is desired to terminate a burst read and then begin another burst read, or terminate a burst write prior to performing another burst write with a minimum delay between burst accesses. In the case of burst reads, /WE transitions from high to low to terminate a first burst read, and then /WE transitions back high prior to the next falling edge of /CAS in order to specify a new burst read cycle. For burst writes, /WE transitions high to terminate a current burst write access, then back low prior to the next falling edge of /CAS to initiate another burst write access. A minimum /WE pulse width may be specified to guarantee recognition of the /WE pulse despite /WE lockout periods. If no /WE lockout circuit is used, termination of a burst access may be edge sensitive to the /WE signal.
A basic implementation of the device of
Programmability of the burst length, /CAS latency and address sequences may be accomplished through the use of a mode register 40 which latches the state of one or more of the address input signals 16 or data signals 10 upon receipt of a write-/CAS-before-/RAS (WCBR) programming cycle. In such a device, outputs 44 from the mode register control the required circuits on the DRAM. Burst length options of 2, 4, 8 and full page as well as /CAS latencies of 1, 2 and 3 may be provided. Other burst length and latency options may be provided as the operating speeds of the device increase, and computer architectures evolve. The device of
A preferred embodiment of a sixteen bit wide burst EDO mode DRAM designed in accordance with the teachings of this invention has two column address strobe input pins /CASH and /CASL. For read cycles only one /CAS signal needs to toggle. The second /CAS may remain high or toggle with the other /CAS. During burst read cycles, all sixteen data bits will be driven out of part during a read cycle even if one /CAS remains inactive. In a typical system application, a microprocessor reads all data bits on a data bus in each read cycle, but may only write certain bytes of data in a write cycle. Allowing one of the /CAS control signals to remain static during read cycles helps to reduce overall power consumption and noise within the system. For burst write access cycles, each of the /CAS signals (CASH and /CASL) acts as a write enable for an eight bit width of the data. The two /CAS's are combined in an AND function to provide a single internal /CAS which will go low when the first external /CAS falls, and returns high after the last external /CAS goes high. All sixteen data inputs are latched when the first of the /CAS signals transitions low. If only one /CAS signal transitions low, then the eight bits of data associated with the /CAS that remained high are not stored in the memory.
The present invention has been described with reference to several preferred embodiments. Just as fast page mode DRAMs and EDO DRAMs are available in numerous configurations including .times.1, .times.4, .times.8 and .times.16 data widths, and 1 Megabit, 4 Megabit, 16 Megabit and 64 Megabit densities; the memory device of the present invention may take the form of many different memory organizations. It is believed that one who is skilled in the art of integrated circuit memory design can, with the aide of this specification design a variety of memory devices which do not depart from the spirit of this invention. It is therefore believed that detailed descriptions of the various memory device organizations applicable to this invention are not necessary.
It should be noted that the pinout for this new burst EDO memory device may be identical to the pinout for a standard EDO DRAM. The common pinout allows this new device to be used in existing memory designs with minimum design changes. The common pinout also allows for ease of new designs by those of skill in the art who are familiar with the standard EDO DRAM pinout. Variations of the described invention which maintain the standard EDO DRAM pinout include driving the /CAS pin with a system clock signal to synchronize data access of the memory device with the system clock. For this embodiment, it may be desirable to use the first /CAS active edge after /RAS falls to latch the row address, a later edge may be used to latch the first column address of a burst access cycle. After row and column addresses are latched within the device, the address may be incremented internally to provide burst access cycles in synchronization with the system clock. Other pin function alternatives include driving the burst address incrementing signal on the /OE pin since the part does not require a data output disable function on this pin. Other alternate uses of the /OE pin also allow the device to maintain the standard EDO pinout, but provide increased functionality such as burst mode access. The /OE pin may be used to signal the presence of a valid column starting address, or to terminate a burst access. Each of these embodiments provides for a high speed burst access memory device which may be used in current memory systems with a minimum amount of redesign.
It should be noted from
Array regions 54 are broken into 16 subarray regions 64 each of which has an associated data sense amplifier 66 located along one edge of the array. Write enable signal 68 and I/O line equilibrate signal 70 are routed to each data sense amplifier.
Read data follows the same path from the memory cell to the global sense amp where it is then driven on complimentary data read lines 122 to complimentary data lines 126 under control of data path control logic 124 and timing circuits 59. Complimentary data 126 is driven to an I/O pad 100 through output circuit 128.
This specific embodiment is not intended to provide an exhaustive is description of all forms of the, present invention. For example, I/O line multiplexer 104 would not be necessary if there is a global sense amp 67 for each pair of array I/O lines. Alternatively, additional array I/O lines could be multiplexed through the multiplexer 104 to allow for even fewer global sense amplifiers. Another variation is to allow read and write data to share a common path between the global sense amplifiers and the I/O pad. Also, separate input and output data pins can be provided. Numerous additional variations are possible and will be recognized by one of skill in the art.
Address inputs 170 are coupled to an address counter 172 and/or column address latch 174 which provide a burst column address 175 to the memory array. The column address and a version of the write command 176 are used to generate an equilibrate signal 182 in the address transition detection circuit 180. For burst accesses, the address transition circuit may generate the equilibrate signal synchronously with an access cycle strobe signal rather than waiting for an actual address transition to be detected, especially if the address is advanced on rising /CAS edges in preparation for the next active falling edge. Equilibration control signal 182 passes through distributed resistance 184, and is loaded by distributed capacitance 186. A delayed version of the equilibrate signal 188 is coupled to the sense amp 66.
The time delay of the write and equilibrate signals 164 and 188 at sense amp 66 will be dependent on which sense amp is being driven, as the distributed resistance and capacitances will vary for each sense amp location. Write command 164 and equilibrate signal 188 are combined at the global sense amp 66 in circuit 200. In circuit 200, the write command is gated with a decoded row address signal 204 in circuits 202 and 208. Gated write command 210 is then combined with the equilibrate signal in logic gate 212 to form a write driver enable signal 214. Equilibrate signal 188 provides an active low enable signal to data I/O line equilibration device 232. When the equilibrate signal on line 188 is low, device 232 couples the two data I/O lines 106 together to equalize their potentials. A low on line 188 also disable logic device 212 preventing the write driver enable 214 from going active. When the equilibrate control signal 188 transitions high, the equilibration device 232 is deactivated, and the write driver enable gate 212 is enabled. For write cycles it is beneficial to provide the write command on line 164 before the equilibrate signal 188 goes high, then as soon as the equilibrate signal 188 goes high, the write command will be passed through gate 212 placing the write enable signal 214 in an active low condition without the requirement for an equilibration to write enable delay. Signal 214 is inverted in inverter 216 to provide an active high write enable 218. The active low write enable goes to two NOR gates 242 and 246. Active high write enable 218 is coupled to NAND gates 240 and 244. The NOR and NAND gates pass write data to the I/O lines through devices 250-256 when enabled by the write driver enable signals 214 and 218. For writing a logic “one” for example, the write data on line 103 may be high. A high on signal 103 in combination with a high write driver enable on signal line 218 will provide a low output from NAND gate 240 which will turn on device 250 to drive a logic one on the true I/O line. the high signal on data line 103 will disable NOR gate 242 to eliminate a current path to ground while NAND 250 is turned on. Data line 103 is inverted at inverter 258 to provide compliment data 260. When data line 103 is high, complimentary data line 260 will be low which will enable NOR gate 246 and disable NAND gate 244. Enabled NOR gate 246 combined with the active write driver enable signal 214 will provide a high output from NOR 246 to turn on device 256 and drive the complimentary I/O line low. For a maximized data write cycle time, the write command 164 can remain active throughout a burst write access. In this case, the write drivers are enabled and disabled by the equilibrate signal which will occur at the beginning of each access cycle. Multiple write command signals 158 may be utilized in devices with multiple /CAS or multiple /WE inputs to control writes to one of multiple data bytes for example. The decoded row address input prevents the write drivers from driving data on I/O lines in nonselected sections of the array. Multiplexer 104 of
It is important to note that devices 250 and 256 will generally be enabled simultaneously, as will devices 252 and 254. If the enable gate 212 were not locally present, then the write enable signal would need to be delayed from the equilibrate disable time to guarantee that a current path through devices 250, 232 and 256 or devices 252, 232 and 254 does not exist.
At the end of a burst write access, the write enable may be deactivated in response to /RAS high and /CAS high, /RAS high alone, or after a time-out period following /CAS high. As stated above, the write command may be held active throughout a burst write access. Alternatively, it may be cleared at the beginning of each access cycle, and then relatched provided that /WE is low on the following /CAS high to low transition. If cleared, the period of time that the write command is inactivated within a burst write access is preferably shorter than the equilibrate time so that the write cycle can be maximized which in turn allows for a minimum cycle time. When a read command is detected (/WE high at /CAS falling), a current burst write access will be terminated and a burst read access will begin. It may be desirable to gate the equilibrate signal with the read command and the write control signal to ensure that the equilibrate signal does not end prior to the write control signal becoming invalid. This would be done to prevent the write drivers from becoming enabled for a fraction of the first read cycle in a burst read access sequence.
By gating the write command and equilibrate signals at the sense amplifiers, numerous advantages are obtained over the simple write command delay. One advantage is a maximized write time since the write cycle can begin as soon as the equilibrate is complete for all device types, and can last until the next cycle begins in burst access devices. A second advantage is elimination of write driver enable delay circuitry which can have a variable delay dependent on the operating conditions of the memory device (supply voltage, temperature, etc.). Each driver will be fired when the equilibrate signal is locally deactivated, eliminating the possibility of crossing current through complimentary write drivers while complimentary data lines are coupled together for equilibration.
A memory device may be designed with multiple /CAS inputs as described above. For a memory device with two /CAS inputs where each /CAS controls eight bits of a sixteen bit wide data port, a write cycle where only one /CAS is low must not write all data bits from the data input to the memory. A portion of the write data path associated with an inactive /CAS may be interrupted in a number of ways. Each of the two /CAS signals may enable half of the column address decoders such that no column will be selected in half of the memory associated with a high /CAS in a write cycle. In this case the write data drivers can be enabled, but the data I/O lines associated with a disabled column decoder will not be coupled to any memory cells. Alternately, the write control signals may be gated with the appropriate /CAS signal to prevent some of the write data drivers from being enabled. In this case, read data may be coupled from some memory cells to data I/O lines.
In a burst write operation, the processor 112 provides an initial address and a write command to the memory controller. The memory controller provides a row address to the memory with a row address strobe. The memory controller then provides a write command, a column address and a column address strobe to the memory. The memory will equilibrate internal data I/O lines in response to receipt of the write command and column address. During the equilibrate operation, write data and write command signals are passed to global sense amplifiers within the burst access memory device. At the end of the equilibrate operation, write data drivers are enabled, and write data is stored in the memory array. In a preferred embodiment, positive (low to high) transitions of /CAS will cause an internal address counter of the memory device to advance to the next burst address. Negative (high to low) transitions of /CAS will then end the previous write cycle and equilibrate the I/O lines. The negative transition of /CAS will also allow the burst address from the counter to be applied to the array. Once the equilibration is complete, the next write will be performed at the burst address from the counter. In an alternate embodiment, a clock signal is input to a burst access device to control generation of a burst address from the counter (SDRAMs for example have a clock input pin).
In another embodiment, memory 124 operates in a page mode such as Fast Page Mode or EDO mode. Write commands at memory sense amps are enabled by the equilibrate signal becoming inactive at the sense amp. Using the equilibrate signal at the sense amp to gate the write signal to enable the write drivers eliminates wasted time associated with delaying the write driver enable signal to prevent excessive currents from flowing through the write drivers during the equilibration operation.
For the purposes of this specification a node may be, but is not limited to, an intersection of conductors, a circuit input or output, or any point along a signal path. For example, the write command may be said to enter the global sense amp at node 164 and device 250 of
An integrated circuit memory device with a standard DRAM pinout is designed for high speed data access and for compatibility with existing memory systems. A high speed burst mode of operation is provided where multiple sequential accesses occur following a single column address, and read data is output relative to the /CAS control signal. In the burst mode of operation the address is incremented internal to the device eliminating the need for external address lines to switch at high frequencies. Read/Write commands are issued once per burst access eliminating the need to toggle the Read/Write control line at high speeds. Only one control line per memory chip (/CAS) must toggle at the operating frequency in order to clock the internal address counter and the data input/output latches. The load on each /CAS is typically less than the load on the other control signals (/RAS, /WE and /OE) since each /CAS typically controls only a byte width of the data bus.
A new write cycle timing method and circuit allow for maximized write cycle timing at all operating frequencies to provide maximum write cycle timing margins. Write control is maintained throughout a write cycle such that the write operation time approaches the write cycle time. The write function is only halted between write cycles for a period of time required to select a new column of the array and to equilibrate I/O lines in the array. To maximize write cycle times, a logic device is located near the sense amplifiers of the device to control the write function directly with the use of the I/O line equilibrate signal. It is important to disable the write drivers during the equilibrate time to prevent current flow through the true and compliment data drivers while the I/O lines are coupled together. The local write enable circuit allows the write cycle time to be essentially equal to the access cycle time minus the I/O line equilibrate time in burst access memory devices. For nonburst mode memory devices such as EDO and Fast Page Mode, the write function may begin immediately following the end of the equilibration cycle to provide a maximum write time without interfering with the address setup time of the next cycle.
While the present invention has been described with reference to preferred embodiments, numerous modifications and variations of the invention will be apparent to one of skill in the art without departing from the scope of the invention.
This application is a divisional of U.S. patent application Ser. No. 12/144,446 now U.S. Pat. No. 7,646,654, filed Jun. 23, 2008, which is a divisional of U.S. patent application Ser. No. 11/419,166, filed May 18, 2006, now U.S. Pat. No. 7,397,711, which is a divisional of U.S. patent application Ser. No. 10/946,772, filed Sep. 22, 2004, now U.S. Pat. No. 7,088,625, which is a divisional of U.S. patent application Ser. No. 10/232,978, filed Aug. 29, 2002, now U.S. Pat. No. 7,075,857, which is a divisional of U.S. patent application Ser. No. 09/361,795, filed on Jul. 27, 1999, now U.S. Pat. No. 6,525,971, which is a continuation of U.S. patent application Ser. No. 09/031,325, filed on Feb. 26, 1998, now U.S. Pat. No. 6,381,180, which is a divisional of U.S. patent application Ser. No. 08/785,867, filed on Jan. 21, 1997, now U.S. Pat. No. 5,757,703, which is a continuation of U.S. patent application Ser. No. 08/497,354, filed on Jun. 30, 1995, now U.S. Pat. No. 5,598,376, which is a continuation-in-part of U.S. patent application Ser. No. 08/386,894, filed on Feb. 10, 1995, now U.S. Pat. No. 5,610,864, which is a continuation-in-part of U.S. patent application Ser. No. 08/370,761, filed on Dec. 23, 1994, now U.S. Pat. No. 5,526,320, all of which are incorporated herein by reference.
Number | Name | Date | Kind |
---|---|---|---|
4195770 | Benton et al. | Apr 1980 | A |
4344156 | Eaton et al. | Aug 1982 | A |
4355377 | Sud et al. | Oct 1982 | A |
4368146 | Aronson et al. | Jan 1983 | A |
4465802 | Dennen et al. | Aug 1984 | A |
4484308 | Lewandowski et al. | Nov 1984 | A |
4510603 | Catiller | Apr 1985 | A |
4513389 | Devchoudhury | Apr 1985 | A |
4519028 | Olsen et al. | May 1985 | A |
4562555 | Ouchi et al. | Dec 1985 | A |
4567579 | Patel et al. | Jan 1986 | A |
4575825 | Ozaki et al. | Mar 1986 | A |
4594587 | Chandler et al. | Jun 1986 | A |
4603403 | Toda | Jul 1986 | A |
4618947 | Tran et al. | Oct 1986 | A |
4630212 | Shigeta | Dec 1986 | A |
4636986 | Pinkham | Jan 1987 | A |
4649522 | Kirsch | Mar 1987 | A |
4663071 | Bush et al. | May 1987 | A |
4685089 | Patel et al. | Aug 1987 | A |
4689167 | Collins et al. | Aug 1987 | A |
4707811 | Takemae et al. | Nov 1987 | A |
4750839 | Wang et al. | Jun 1988 | A |
4758995 | Sato | Jul 1988 | A |
4766431 | Kobayashi et al. | Aug 1988 | A |
4773939 | Meffert et al. | Sep 1988 | A |
4788667 | Nakano et al. | Nov 1988 | A |
4799199 | Scales et al. | Jan 1989 | A |
4847758 | Olson et al. | Jul 1989 | A |
4851990 | Johnson et al. | Jul 1989 | A |
4857899 | Ishii | Aug 1989 | A |
4870622 | Aria et al. | Sep 1989 | A |
4874538 | Dawson et al. | Oct 1989 | A |
4875192 | Matsumoto | Oct 1989 | A |
4899312 | Sato | Feb 1990 | A |
4926314 | Dhuey | May 1990 | A |
4933910 | Olson et al. | Jun 1990 | A |
4984217 | Sato | Jan 1991 | A |
4985641 | Nagayama et al. | Jan 1991 | A |
4993027 | McGraw et al. | Feb 1991 | A |
5058066 | Yu | Oct 1991 | A |
5083296 | Hara et al. | Jan 1992 | A |
5113515 | Fite et al. | May 1992 | A |
5126975 | Handy et al. | Jun 1992 | A |
5146582 | Begun | Sep 1992 | A |
5148396 | Nakada | Sep 1992 | A |
5175835 | Beighe et al. | Dec 1992 | A |
5208369 | Crump et al. | May 1993 | A |
5210723 | Bates et al. | May 1993 | A |
5237689 | Behnke | Aug 1993 | A |
5243699 | Nickolls et al. | Sep 1993 | A |
5253357 | Allen et al. | Oct 1993 | A |
5261064 | Wyland | Nov 1993 | A |
5267200 | Tobita | Nov 1993 | A |
5268865 | Takasugi | Dec 1993 | A |
5276642 | Lee | Jan 1994 | A |
5278801 | Dresser et al. | Jan 1994 | A |
5280594 | Young et al. | Jan 1994 | A |
5301278 | Bowater et al. | Apr 1994 | A |
5305284 | Iwase | Apr 1994 | A |
5307314 | Lee | Apr 1994 | A |
5307320 | Farrer et al. | Apr 1994 | A |
5309398 | Nagase et al. | May 1994 | A |
5311471 | Matsumoto et al. | May 1994 | A |
5319759 | Chan | Jun 1994 | A |
5323352 | Miyata et al. | Jun 1994 | A |
5325330 | Morgan | Jun 1994 | A |
5325502 | McLaury | Jun 1994 | A |
5325513 | Tanaka et al. | Jun 1994 | A |
5327390 | Takasugi | Jul 1994 | A |
5331593 | Merritt et al. | Jul 1994 | A |
5333305 | Neufeld | Jul 1994 | A |
5335336 | Kametani | Aug 1994 | A |
5339276 | Takasugi | Aug 1994 | A |
5349566 | Merritt et al. | Sep 1994 | A |
5352386 | Rahman et al. | Oct 1994 | A |
5357469 | Sommer et al. | Oct 1994 | A |
5363330 | Kobayashi et al. | Nov 1994 | A |
5369622 | McLaury | Nov 1994 | A |
5373227 | Keeth | Dec 1994 | A |
5373469 | Akioka et al. | Dec 1994 | A |
5379261 | Jones, Jr. | Jan 1995 | A |
5384745 | Konishi et al. | Jan 1995 | A |
5384750 | Lee | Jan 1995 | A |
5386385 | Stephens, Jr. | Jan 1995 | A |
5391917 | Gilmour et al. | Feb 1995 | A |
5392239 | Margulis et al. | Feb 1995 | A |
5394373 | Kawamoto | Feb 1995 | A |
5394535 | Ohuchi | Feb 1995 | A |
5400292 | Fukiage et al. | Mar 1995 | A |
5404338 | Murai et al. | Apr 1995 | A |
5409639 | Fusiak et al. | Apr 1995 | A |
5410670 | Hansen et al. | Apr 1995 | A |
5426606 | Takai | Jun 1995 | A |
5428575 | Fudeyasu | Jun 1995 | A |
5430680 | Parris | Jul 1995 | A |
5436869 | Yoshida | Jul 1995 | A |
5449941 | Yamazaki et al. | Sep 1995 | A |
5452259 | McLaury | Sep 1995 | A |
5452261 | Chung et al. | Sep 1995 | A |
5454107 | Lehman et al. | Sep 1995 | A |
5457659 | Schaefer | Oct 1995 | A |
5483498 | Hotta | Jan 1996 | A |
5485428 | Lin | Jan 1996 | A |
5487043 | Furutani et al. | Jan 1996 | A |
5487049 | Hang | Jan 1996 | A |
5499355 | Krishnamohan et al. | Mar 1996 | A |
5513148 | Zager | Apr 1996 | A |
5517626 | Archer et al. | May 1996 | A |
5522064 | Aldereguia et al. | May 1996 | A |
5526320 | Zagar et al. | Jun 1996 | A |
5555209 | Smith et al. | Sep 1996 | A |
5561814 | Glew et al. | Oct 1996 | A |
5568445 | Park et al. | Oct 1996 | A |
5568651 | Medina et al. | Oct 1996 | A |
5587950 | Sawada et al. | Dec 1996 | A |
5587964 | Rosich et al. | Dec 1996 | A |
5590078 | Chatter | Dec 1996 | A |
5592435 | Mills et al. | Jan 1997 | A |
5594704 | Konishi et al. | Jan 1997 | A |
5598376 | Merritt et al. | Jan 1997 | A |
5604880 | Dipert | Feb 1997 | A |
5608869 | Hamstra et al. | Mar 1997 | A |
5610864 | Manning | Mar 1997 | A |
5612918 | McClure | Mar 1997 | A |
5619466 | McClure | Apr 1997 | A |
5621678 | Barnaby et al. | Apr 1997 | A |
5630163 | Fung et al. | May 1997 | A |
5640364 | Merrit et al. | Jun 1997 | A |
5640507 | Lipe | Jun 1997 | A |
5651130 | Hinkle et al. | Jul 1997 | A |
5652724 | Manning | Jul 1997 | A |
5654932 | Rao | Aug 1997 | A |
5657292 | McClure | Aug 1997 | A |
5661695 | Zagar et al. | Aug 1997 | A |
5666321 | Schaefer | Sep 1997 | A |
5668773 | Zagar et al. | Sep 1997 | A |
5675549 | Ong et al. | Oct 1997 | A |
5682354 | Manning | Oct 1997 | A |
5684997 | Kau et al. | Nov 1997 | A |
5696732 | Zagar et al. | Dec 1997 | A |
5701438 | Bains | Dec 1997 | A |
5706247 | Merritt et al. | Jan 1998 | A |
5706407 | Nakamura et al. | Jan 1998 | A |
5710906 | Ghosh et al. | Jan 1998 | A |
5713011 | Satoh et al. | Jan 1998 | A |
5717654 | Manning | Feb 1998 | A |
5721859 | Manning | Feb 1998 | A |
5721860 | Stolt et al. | Feb 1998 | A |
5721933 | Walsh et al. | Feb 1998 | A |
5724537 | Jones | Mar 1998 | A |
5729503 | Manning | Mar 1998 | A |
5729504 | Cowles | Mar 1998 | A |
5729709 | Harness | Mar 1998 | A |
5733858 | Wilson et al. | Mar 1998 | A |
5745432 | McClure | Apr 1998 | A |
5748560 | Sawada | May 1998 | A |
5751656 | Schaefer | May 1998 | A |
5752269 | Divivier et al. | May 1998 | A |
5754838 | Shibata et al. | May 1998 | A |
5757703 | Merritt et al. | May 1998 | A |
5764946 | Tran et al. | Jun 1998 | A |
5768575 | McFarland et al. | Jun 1998 | A |
5784291 | Chen et al. | Jul 1998 | A |
5784331 | Lysinger | Jul 1998 | A |
5787308 | Suzuki et al. | Jul 1998 | A |
5802010 | Zagar et al. | Sep 1998 | A |
5812488 | Zagar et al. | Sep 1998 | A |
5812490 | Tsukude et al. | Sep 1998 | A |
5815462 | Konishi et al. | Sep 1998 | A |
5822581 | Christeson | Oct 1998 | A |
5825691 | McClure | Oct 1998 | A |
5825715 | Rezeanu | Oct 1998 | A |
5831924 | Nitta et al. | Nov 1998 | A |
5831931 | Manning | Nov 1998 | A |
5831932 | Merritt et al. | Nov 1998 | A |
5835733 | Walsh et al. | Nov 1998 | A |
5838990 | Park et al. | Nov 1998 | A |
5844849 | Furutani | Dec 1998 | A |
5848018 | McClure | Dec 1998 | A |
5850368 | Ong et al. | Dec 1998 | A |
5854911 | Watkins | Dec 1998 | A |
5893136 | Stolt et al. | Apr 1999 | A |
5903514 | Sawada | May 1999 | A |
5933608 | Osmon | Aug 1999 | A |
5946265 | Cowles | Aug 1999 | A |
5953278 | McAdams et al. | Sep 1999 | A |
5963504 | Manning | Oct 1999 | A |
5966724 | Ryan | Oct 1999 | A |
5987244 | Kau et al. | Nov 1999 | A |
6006290 | Suh | Dec 1999 | A |
6006339 | McClure | Dec 1999 | A |
6061296 | Ternullo, Jr. et al. | May 2000 | A |
6069839 | Pancholy et al. | May 2000 | A |
6100026 | Nova et al. | Aug 2000 | A |
6112284 | Hayek et al. | Aug 2000 | A |
6130843 | Lee | Oct 2000 | A |
6161177 | Anderson | Dec 2000 | A |
6172935 | Wright et al. | Jan 2001 | B1 |
6281180 | Tartakovsky et al. | Aug 2001 | B1 |
3290 | Williams | Oct 2001 | A1 |
6319759 | Furukawa et al. | Nov 2001 | B1 |
6336152 | Richman et al. | Jan 2002 | B1 |
6381180 | Merritt et al. | Apr 2002 | B1 |
6385688 | Mills et al. | May 2002 | B1 |
6424034 | Ahn et al. | Jul 2002 | B1 |
6438012 | Osaka et al. | Aug 2002 | B1 |
133665 | Mailloux et al. | Sep 2002 | A1 |
6449735 | Edwards et al. | Sep 2002 | B1 |
6453377 | Farnworth et al. | Sep 2002 | B1 |
6505282 | Langendorf et al. | Jan 2003 | B1 |
6516121 | Laor | Feb 2003 | B2 |
6525971 | Merritt et al. | Feb 2003 | B2 |
6564285 | Mills et al. | May 2003 | B1 |
6728142 | Merritt et al. | Apr 2004 | B2 |
6731515 | Rhoads | May 2004 | B2 |
6754117 | Jeddeloh | Jun 2004 | B2 |
6756681 | Hanawa | Jun 2004 | B1 |
6787825 | Gudesen et al. | Sep 2004 | B1 |
6793408 | Levy et al. | Sep 2004 | B2 |
6804760 | Williams | Oct 2004 | B2 |
6811320 | Abbott | Nov 2004 | B1 |
6869320 | Haas et al. | Mar 2005 | B2 |
6914830 | Merritt et al. | Jul 2005 | B2 |
6961259 | Lee et al. | Nov 2005 | B2 |
6981126 | Blodgett | Dec 2005 | B1 |
6982892 | Lee et al. | Jan 2006 | B2 |
7043617 | Williams | May 2006 | B2 |
7047351 | Jeddeloh | May 2006 | B2 |
7075857 | Merritt et al. | Jul 2006 | B2 |
7088625 | Merritt et al. | Aug 2006 | B2 |
7099585 | Cordes et al. | Aug 2006 | B2 |
7102907 | Lee et al. | Sep 2006 | B2 |
7149376 | Uchida et al. | Dec 2006 | B2 |
7200024 | Taylor | Apr 2007 | B2 |
7210020 | Blodgett | Apr 2007 | B2 |
7227759 | Grundy et al. | Jun 2007 | B2 |
7379315 | Lee et al. | May 2008 | B2 |
7397711 | Merrit et al. | Jul 2008 | B2 |
7646654 | Merritt et al. | Jan 2010 | B2 |
20010032290 | Williams | Oct 2001 | A1 |
20020001234 | Merritt et al. | Jan 2002 | A1 |
20020133665 | Mailloux et al. | Sep 2002 | A1 |
20020196668 | Merritt et al. | Dec 2002 | A1 |
20030002336 | Merritt et al. | Jan 2003 | A1 |
20030002350 | Merritt et al. | Jan 2003 | A1 |
20030030859 | Youn et al. | Feb 2003 | A1 |
20030063502 | Merritt et al. | Apr 2003 | A1 |
20030063512 | Takahashi et al. | Apr 2003 | A1 |
20030067817 | Merritt et al. | Apr 2003 | A1 |
20040156640 | Dress et al. | Aug 2004 | A1 |
20050036367 | Merritt et al. | Feb 2005 | A1 |
20050232062 | Lee et al. | Oct 2005 | A1 |
20050243589 | Lee et al. | Nov 2005 | A1 |
20050243590 | Lee et al. | Nov 2005 | A1 |
20050243591 | Lee et al. | Nov 2005 | A1 |
20060064540 | Blodgett | Mar 2006 | A1 |
20060198180 | Merritt et al. | Sep 2006 | A1 |
20080259696 | Merritt et al. | Oct 2008 | A1 |
Number | Date | Country |
---|---|---|
19507562 | Sep 1995 | DE |
0 260 017 | Mar 1988 | EP |
0 372 782 | Jun 1990 | EP |
0468480 | Jan 1992 | EP |
0547890 | Jun 1993 | EP |
0547890 | Jun 1993 | EP |
0 636 688 | Feb 1995 | EP |
0 690 122 | Jan 1996 | EP |
2283494 | May 1995 | GB |
2297096 | Jul 1996 | GB |
61-170994 | Aug 1986 | JP |
5-89663 | Apr 1993 | JP |
5-282859 | Oct 1993 | JP |
06060658 | Mar 1994 | JP |
6-325599 | Nov 1994 | JP |
6-333393 | Dec 1994 | JP |
08-293836 | Nov 1996 | JP |
11-039069 | Feb 1999 | JP |
2002-342109 | Nov 2002 | JP |
WO-9620482 | Jul 1996 | WO |
Number | Date | Country | |
---|---|---|---|
20100097868 A1 | Apr 2010 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 12144446 | Jun 2008 | US |
Child | 12642414 | US | |
Parent | 11419166 | May 2006 | US |
Child | 12144446 | US | |
Parent | 10946772 | Sep 2004 | US |
Child | 11419166 | US | |
Parent | 10232978 | Aug 2002 | US |
Child | 10946772 | US | |
Parent | 09361795 | Jul 1999 | US |
Child | 10232978 | US | |
Parent | 08785867 | Jan 1997 | US |
Child | 09031325 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 09031325 | Feb 1998 | US |
Child | 09361795 | US | |
Parent | 08497354 | Jun 1995 | US |
Child | 08785867 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 08386894 | Feb 1995 | US |
Child | 08497354 | US | |
Parent | 08370761 | Dec 1994 | US |
Child | 08386894 | US |