Claims
- 1. An integrated circuit device in a memory array, comprising:a gate structure formed on and supported by a memory array portion of a substrate; a channel region formed in said substrate in said array portion; a single lightly doped region formed in said substrate in said array portion adjacent said channel region; a double lightly doped region formed in said substrate in said array portion adjacent said single lightly doped region, wherein said single lightly doped region lies between said double lightly doped region and said channel region; and a triple lightly doped region formed in said substrate adjacent said double lightly doped region, wherein said double lightly doped region lies between said single lightly doped region and said triple lightly doped region.
- 2. The integrated circuit device of claim 1, further comprising a conductive plug overlying at least said double lightly doped region.
- 3. The integrated circuit device of claim 1, further comprising a conductive plug overlying at least said triple lightly doped region.
- 4. A memory device, comprising:a substrate including an array portion and a periphery portion; at least two gate structures formed on and supported by said substrate, wherein at least one gate structure is formed in each of said array portion and said periphery portion; dielectric spacers formed on opposite sides of said gate structures; at least two channel regions formed in said substrate below said gate structures, wherein each said gate structure controls charge carriers in a respective channel region; single lightly doped regions formed in said substrate on opposite sides of each said respective channel region; double lightly doped regions formed in said substrate adjacent each of said single lightly doped regions, wherein one of said single lightly doped regions lies between one of said double lightly doped regions and said respective channel region; heavily-doped regions formed in said substrate in said periphery portion, wherein one of said single lightly doped regions and one of said double lightly doped regions lie between each of said heavily-doped regions and said respective channel region; and triple lightly doped regions formed in said substrate adjacent said double lightly doped regions, wherein one of said double lightly doped regions lies between one of said single lightly doped regions and one of said triple lightly doped regions.
- 5. The memory device of claim 4, further comprising halo implant regions formed in said substrate in said periphery portion, wherein one of said halo implant regions lies between one of said single lightly doped regions and said respective channel region.
- 6. The memory device of claim 4, further comprising at least one conductive plug formed in said array portion adjacent at least one of said spacers, wherein said conductive plug overlies one of said double lightly doped regions.
- 7. The memory device of claim 4, further comprising at least one conductive plug formed in said array portion adjacent at least one of said spacers, wherein said conductive plug overlies one of said triple lightly doped regions.
- 8. A processor-based system, comprising:a processor; an integrated memory circuit connected to said processor, said memory circuit comprising: a gate structure formed on and supported by a memory array portion of a substrate; a channel region formed in said substrate in said array portion; a single lightly doped region formed in said substrate in said array portion adjacent said channel region; a double lightly doped region formed in said substrate in said array portion adjacent said single lightly doped region, wherein said single lightly doped region lies between said double lightly doped region and said channel region; and a triple lightly doped region formed in said substrate adjacent said double lightly doped region, wherein said double lightly doped region lies between said single lightly doped region and said triple lightly doped region.
- 9. The processor-based system of claim 8, further comprising a conductive plug overlying at least said double lightly doped region.
- 10. The processor-based system of claim 8, further comprising a conductive plug overlying at least said triple lightly doped region.
- 11. A processor-based system, comprising:a processor; an integrated memory circuit connected to said processor, said memory circuit comprising: a substrate including an array portion and a periphery portion; at least two gate structures formed on and supported by said substrate, wherein at least one gate structure is formed in each of said array portion and said periphery portion; dielectric spacers formed on and supported by said substrate on opposite sides of said gate structures; at least two channel regions formed in said substrate, wherein each said gate structure controls charge carriers in a respective channel region; single lightly doped regions formed in said substrate on opposite sides of each said respective channel region; double lightly doped regions formed in said substrate adjacent each of said single lightly doped regions, wherein one of said single lightly doped regions lies between one said double lightly doped regions and said respective channel region; triple lightly doped regions formed in said substrate adjacent said double lightly doped regions, wherein one of said double lightly doped regions lies between one of said single lightly doped regions and one of said triple lightly doped regions; and heavily-doped regions formed in said substrate in said periphery portion, wherein one of said single lightly doped regions one of said double lightly doped regions and one of said triple lightly doped regions lie between each of said heavily-doped regions and said respective channel region.
- 12. An embedded-memory processor-based system, comprising:a processor; a memory circuit formed on a same integrated circuit as said processor, said memory circuit comprising: a gate structure formed on and supported by a memory array portion of a substrate; a channel region formed in said substrate in said array portion; a single lightly doped region formed in said substrate in said array portion adjacent said channel region; a double lightly doped region formed in said substrate in said array portion adjacent said single lightly doped region, wherein said single lightly doped region lies between said double lightly doped region and said channel region; and a triple lightly doped region formed in said substrate adjacent said double lightly doped region, wherein said double lightly doped region lies between said single lightly doped region and said triple lightly doped region.
- 13. The embedded-memory processor-based system of claim 12, further comprising a conductive plug overlying at least said double lightly doped region.
- 14. The embedded-memory processor-based system of claim 12, further comprising a conductive plug overlying at least said triple lightly doped region.
- 15. An embedded-memory processor based system, comprising:a processor; a memory circuit formed on a same integrated circuit as said processor, said memory circuit comprising: a substrate including an array portion and a periphery portion; at least two gate structures formed on and supported by said substrate, wherein at least one gate structure is formed in each of said array portion and said periphery portion; dielectric spacers formed on and supported by said substrate on opposite sides of said gate structures; at least two channel regions formed in said substrate, wherein each said gate structure controls charge carriers in a respective channel region; single lightly doped regions formed in said substrate on opposite sides of each said respective channel region; double lightly doped regions formed in said substrate adjacent each of said single lightly doped regions, wherein one of said single lightly doped regions lies between one said double lightly doped regions and said respective channel region; triple lightly doped regions formed in said substrate adjacent said double lightly doped regions, wherein one of said double lightly doped regions lies between one of said single lightly doped regions and one of said triple lightly doped regions; and heavily-doped regions formed in said substrate in said periphery portion) wherein one of said single lightly doped regions, one of said double lightly doped regions and one of said triple lightly doped regions lie between each of said heavily-doped regions and said respective channel region.
Parent Case Info
This application is a divisional of application Ser. No. 09/642,780, filed on Aug. 22, 2000, now U.S. Pat. No. 6,455,362 issued Sep. 24, 2002 which is incorporated herein by reference.
US Referenced Citations (13)