Claims
- 1. In a DRAM having a memory cell comprising voltile and nonvolatile plortions, the improvement wherein:
- said volatile portion is responsively coupled to a word line and coupled to a bit line;
- said nonvolatile portion consists essentially of a capacitance divider including two ferroelectric capacitors couple together said divider including a common node coupled to plates of both of said ferroelectric capacitors and a pair of poles coupled to the other two plates of said capacitors;
- the memory cell further includes a circuit coupling said common node to said volatile DRAM memory cell portion; and the DRAM further comprises
- a signal generator located outside of the memory cell and providing a first variable signal and a second variable signal on first and second outputs, said first output being coupled to one pole of said divider, said second output being coupled to the second pole of said divider so that remanent polarization of ferroelectric material in said ferroelectric capacitors represents the nonvolatile stored data.
- 2. The DRAM according to claim 1 wherein said coupling circuit comprises a switching device having a path of controllable conductivity coupled between said common node and said volatile DRAM memory cell portion.
- 3. The DRAM according to claim 2 wherein said switchable device comprises a field effect transistor having a source, drain, and gate, and wherein said source-drain path is coupled between said common node and said DRAM memory cell portion.
- 4. A dynamic RAM arrangement comprising a memory cell and a signal generator, the memory cell including first and second portions,
- the first portion comprising a volatile memory cell portion having a transistor coupled to a storage capacitor, and having an internal node between said storage capacitor and said transistor,
- said second portion being nonvolatile and comprising a capacitance divider formed by coupling first and second ferroelectric capacitors together to provide a common node coupled to plates of both of said ferroelectric capacitors and to provide first and second poles respectively coupled to the other two plates of said ferroelectric capacitors, the remanent polarization of the ferroelectric material in said ferroelectric capacitors representing the nonvolatile stored data,
- said common node in said second portion being coupled to said internal node in said first portion,
- said signal generator being coupled to provide a first variable signal (CLK3) and a second variable signal (CLK4) on first and second outputs, said first output being coupled to said first pole of said capacitance divider, said second output being coupled to said second pole of said capacitance divider.
- 5. The DRAM arrangement of claim 4 further comprising a switchable device coupling said common node to said internal node.
- 6. The DRAM arrangement according to claim 5 wherein said switchable device comprises a field effect transistor having a source-drain path coupled between said internal node and said common node.
- 7. In a dynamic RAM memory arrangement of the type having a volatile dynamic RAM memory cell portion having an internal node (84) coupled to a bit line, and a nonvolatile memory cell portion coupled to the volatile memory cell portion,
- the improvement wherein the nonvolatile portion consists essentially of a ferroelectric capacitor divider comprising a pair of capacitors coupled together to form a common node (88) and a pair of poles (90, 92) said common node of said divider being coupled to said internal node, said divider including ferroelectric dielectric material,
- the improvement further comprising a signal generator located outside of said memory cell and coupled to provide at least one selectively variable voltage (CLK3) directly to one pole (90) of said divider and further comprising circuitry coupling a so that the remanent polarization of the dielectric in said capacitance divider indicates the nonvolatile stored data.
- 8. The improvement of claim 7 wherein said circuitry includes said generator which further provides a second selectively variable voltage (CLK4), and is coupled to provide said second variable voltage directly to the other pole (92) of said divider.
- 9. The improvement of claim 7 further comprising a switchable device (82) coupling said common node (88) to said internal node (84).
- 10. Te improvemen of claim 8 further comprising a switchable device (82) coupling said common node (88) to said internal node (84).
- 11. The improvement of claim 7 wherein each of said capacitors in said divider includes plates and ferroelectric dielectric material between the plates.
- 12. The improvement of claim 8 wherein each of said capacitors in said divider includes plates and ferroelectric dielectric material between the plates.
- 13. The improvement of claim 9 wherein each of said capacitors in said divider includes plates and ferroelectric dielectric material between the plates.
- 14. The improvement of claim 10 wherein each of said capacitors in said divider includes plates and ferroelectric dielectric material between the plates.
Parent Case Info
This is a division of application Ser. No. 069,389 filed July 2, 1987, issued to Ramtron Corporation as U.S. Pat. No. 4,853,893 on Aug. 1, 1989.
US Referenced Citations (13)
Foreign Referenced Citations (1)
| Number |
Date |
Country |
| 178982 |
Apr 1962 |
SEX |
Non-Patent Literature Citations (4)
| Entry |
| RTD Technical Documentary Report No. RTD-TDR-63-4002; Oct. 1968, pp. 1-43. |
| IEEE Transactions on Computers; "Expandable Ferroelectric Random Access Memory", by Alvin B Kaufman; Feb. 1973, pp. 154-158. |
| Bell Lab Record, Sep. 1955; "Ferroelectric Storage Devices", pp. 335-342. |
| "Polar Dielectrics and Their Applications"; Jack C. Burfoot and George W. Taylor; pp. 291-295. |
Divisions (1)
|
Number |
Date |
Country |
| Parent |
69389 |
Jul 1987 |
|