Claims
- 1. An integrated circuit device comprising:
- a patterned layer of gate silicon oxide over the surface of a semiconductor substrate;
- a concentration of oxy-fluoro-nitride at the interface between said gate silicon oxide layer and said semiconductor substrate;
- a patterned polysilicon layer overlying said patterned gate silicon oxide layer;
- source and drain regions within said semiconductor substrate;
- an insulating layer overlying said patterned polysilicon and gate silicon oxide layers;
- a metal layer contacting said source and drain regions through openings in said insulating layer to complete electrical connections in said integrated circuit device.
- 2. The device according to claim 1 wherein said gate silicon oxide layer has a thickness of between about 80 to 150 Angstroms.
- 3. The device according to claim 1 wherein said oxy-fluoro-nitride concentration has a thickness of about 20 Angstroms.
- 4. The device according to claim 1 wherein said polysilicon layer has a thickness of between about 1500 to 2000 Angstroms.
- 5. The device according to claim 1 wherein said oxy-fluoro-nitride concentration at said interface between said gate silicon oxide and said semiconductor substrate surface prevents the penetration of ions from said source and drain regions into said gate silicon oxide layer.
Parent Case Info
This is a division of application Ser. No. 08/759,166 filed on Dec. 3, 1996, now U.S. Pat. No. 5,605,848 issued on Feb. 25, 1997.
US Referenced Citations (6)
Non-Patent Literature Citations (1)
Entry |
AB. Joshi, "Suppressed Process-Induced Damage in N.sub.2 O-annealed SiO.sub.2 Gate Dielectrics", IEEE-IRPS, 1995, pp. 156-161. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
759166 |
Dec 1996 |
|