Claims
- 1. A method for fabricating an integrated circuit, the method comprising:
forming a first layer over a semiconductor substrate, the first layer providing at least a portion of a first circuit element and at least a portion of a dummy element; forming a second layer over the semiconductor substrate, the second layer providing at least a portion of a second circuit element; forming a protective feature from a third layer over the first circuit element and the dummy element but not over the second circuit element; forming a dielectric layer over the first, second and third layers; and polishing the dielectric layer by a polishing process that stops on the third layer, such that the protective feature over the dummy element protects the second element during the polishing process.
- 2. The method of claim 1 wherein the protective feature over the dummy element prevents the second element from being polished by the polishing process.
- 3. The method of claim 1 wherein the protective feature over the dummy element prevents the dielectric layer from being polished off from over the second element.
- 4. The method of claim 1 wherein the first layer is formed before the second layer.
- 5. The method of claim 1 wherein the second layer is formed before the first layer.
- 6. The method of claim 1 wherein the second circuit element is formed before the first circuit element.
- 7. The method of claim 1 wherein each of the first and second circuit elements comprises a transistor gate.
- 8. The method of claim 7 wherein the first circuit element overlies a first transistor gate insulation and the second circuit element overlies a second transistor gate insulation different in thickness from the first transistor gate insulation.
- 9. The method of claim 1 wherein the third layer comprises silicon nitride, the dielectric layer comprises silicon dioxide, and the polishing process comprises chemical mechanical polishing.
- 10. The method of claim 1 wherein the first circuit element comprises a first plate of a capacitor, and the capacitor also comprises a second plate formed from the second layer such that at least a portion of the second plate is above or below at least a portion of the first plate.
- 11. The method of claim 1 wherein the second circuit element is not overlaid by any portion of the first layer.
- 12. The method of claim 1 wherein each of the first and second circuit elements is conductive.
- 13. An integrated circuit comprising:
a semiconductor substrate; a first circuit element formed over the semiconductor substrate; a second circuit element formed over the semiconductor substrate; a dummy element adjacent to the second circuit element; a first feature formed over the first circuit element; a second feature formed over the dummy element, wherein the first and second features are formed from a first material; a dielectric having a substantially planar top surface, a material of the dielectric being different from the first material, the dielectric overlying the second circuit element and filling a region between the second circuit element and the dummy element, wherein the top surface of the dielectric is substantially coplanar with the top surfaces of the first and second features; wherein the first material is not present between the top surface of the second circuit element and the top surface of the dielectric.
- 14. The integrated circuit of claim 13 wherein the first and second circuit elements are formed from different materials.
- 15. The integrated circuit of claim 13 wherein the first and second circuit elements are formed from doped polysilicon.
- 16. The integrated circuit of claim 15 wherein the polysilicon of the first circuit element is doped differently from the polysilicon of the second circuit element.
- 17. The integrated circuit of claim 13 wherein the first and second protective features are formed from silicon nitride, and the dielectric is silicon dioxide.
- 18. The integrated circuit of claim 13 further comprising a third circuit element overlying or underlying the first circuit element and underlying the first protective feature, the third circuit element being formed from the same material as the second circuit element.
- 19. The integrated circuit of claim 13 wherein each of the first and second circuit elements comprises a transistor gate.
- 20. The integrated circuit of claim 19 wherein the first circuit element overlies a first transistor gate insulation and the second circuit element overlies a second transistor gate insulation different in thickness from the first transistor gate insulation.
- 21. The integrated circuit of claim 13 wherein each of the first and second circuit elements is conductive.
CROSS REFERENCE TO RELATED APPLICATIONS
[0001] The present application is a continuation-in-part of U.S. patent application Ser. No. 09/640,139 filed Aug. 15, 2000, incorporated herein by reference.
Divisions (1)
|
Number |
Date |
Country |
Parent |
09846123 |
Apr 2001 |
US |
Child |
10165741 |
Jun 2002 |
US |
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
09640139 |
Aug 2000 |
US |
Child |
09846123 |
Apr 2001 |
US |