IBM Technical Disclosure Bulletin, vol. 33, No. 3A, 1990, pp. 72-75. |
IBM Technical Disclosure Bulletin, vol. 32, No. 9A, 1990, pp. 380-382. |
Electronics, Jul. 9, 1987, issue 14, pp. 75-77. |
IBM Technical Disclosure Bulletin, vol. 31, No. 3, 1988, pp. 279-286. |
Symposium on VLSI Technology Digest of Technical Papers, pp. 83-84, D. S. Wen, et al., "A Fully Planarized 0.25 .mu.m CMOS Technology". |
IEEE International Solid-State Circuits Conference, pp. 46-47, 1993, T. Hasegawa, et al., "An Experimental DRAM with a NAND-Structured Cell". |