Claims
- 1. A method for forming a trench capacitor in a semiconductor substrate, the method comprising:
providing the semiconductor substrate; defining a trench extending into the semiconductor substrate from a top surface thereof; depositing a first conductive material in the trench to define an outer plate; forming an insulating layer on the outer plate; and depositing a second conductive material in the trench to define an inner plate.
- 2. The method of claim 1, wherein the semiconductor substrate comprises a layer containing germanium and the trench extends into the germanium-containing layer.
- 3. The method of claim 1, wherein the step of forming the insulating layer comprises deposition.
- 4. The method of claim 3, wherein the deposition is chemical vapor deposition.
- 5. The method of claim 1, wherein the insulating layer is grown.
- 6. The method of claim 1, wherein the semiconductor substrate comprises a tensilely strained layer disposed over a relaxed layer.
- 7. A method for forming a trench capacitor in a semiconductor substrate, the method comprising:
providing the semiconductor substrate, said substrate comprising germanium; defining a trench extending into the semiconductor substrate from a top surface thereof; introducing into the trench a material comprising dopants; diffusing the dopants into a sidewall of the trench to define an outer plate; removing the material from the trench; forming an insulating layer on the outer plate; and depositing a conductive material on the insulating layer to define an inner plate.
- 8. The method of claim 7, wherein the step of introducing the material comprises deposition.
- 9. The method of claim 7, wherein the material introduced into the trench comprises polysilicon.
- 10. The method of claim 7, wherein the step of removing the material comprises using a wet etch.
- 11. The method of claim 7, wherein the step of forming the insulating layer comprises thermal growth.
- 12. The method of claim 7, wherein the step of forming the insulating layer comprises deposition.
- 13. A method for forming a trench capacitor in a semiconductor substrate, the method comprising:
providing the semiconductor substrate, said substrate comprising a layer containing germanium; introducing dopants into a region of the substrate; thereafter defining a trench in the substrate region, the trench extending into the germanium-containing layer and the region including the dopants defining an outer plate along a sidewall of the trench; forming an insulating layer in the trench proximate the outer plate; and depositing a conductive plate on the insulating layer to define an inner plate.
- 14. The method of claim 13, wherein the step of forming the insulating layer comprises deposition.
- 15. The method of claim 14, wherein the deposition is chemical vapor deposition.
- 16. The method of claim 13, wherein the step of forming the insulating layer comprises growth.
- 17. A semiconductor structure comprising a trench capacitor, which itself comprises:
a trench formed in a semiconductor substrate, the trench extending into a region of the substrate comprising germanium; a first conductive material disposed in the trench and defining an outer plate; an insulating layer disposed proximate the outer plate; and a second conductive material disposed in the trench proximate the insulating layer, the second conductive material defining an inner plate.
- 18. The structure of claim 17, wherein the semiconductor substrate comprises a strained layer disposed over a relaxed layer.
- 19. The structure of claim 18, wherein the relaxed layer comprises germanium.
- 20. The structure of claim 18, wherein the strained layer comprises at least one of silicon, germanium, a group II element, a group III element, a group V element, and a group VI element.
- 21. The structure of claim 18, wherein the strained layer is tensilely strained and comprises silicon.
- 22. The semiconductor structure of claim 17, wherein the trench is formed on a first region of the semiconductor substrate, further comprising:
a logic circuit disposed on a second region of the semiconductor substrate, the second region of the semiconductor substrate being electrically isolated from the first region, and the logic circuit including at least one transistor.
- 23. A semiconductor structure comprising a trench capacitor, which itself comprises:
a trench formed in a semiconductor substrate, the trench having an interior surface and extending into a region of the substrate; a first conductive material deposited on the interior trench surface and defining an outer plate; an insulating layer disposed proximate the outer plate; and a second conductive material disposed in the trench proximate the insulating layer, the second conductive material defining an inner plate.
- 24. The structure of claim 23, wherein the trench extends into a region of the substrate comprising germanium.
- 25. The structure of claim 23, wherein the first conductive material comprises polysilicon.
- 26. The semiconductor structure of claim 23, wherein the trench is formed on a first region of the semiconductor substrate, further comprising:
a logic circuit disposed on a second region of the semiconductor substrate, the second region of the semiconductor substrate being electrically isolated from the first region, and the logic circuit including at least one transistor.
- 27. A semiconductor structure comprising:
a substrate having a first region substantially free of germanium and a second region comprising a layer including germanium; and a trench capacitor disposed in the first region, the trench capacitor including an outer plate, an insulator disposed proximate the outer plate, and an inner plate disposed proximate the insulator.
- 28. The structure of claim 27, wherein the second region comprises a strained layer disposed over a relaxed layer.
- 29. The structure of claim 28, wherein the relaxed layer comprises germanium.
- 30. The structure of claim 28, wherein the strained layer comprises at least one of silicon, germanium, a group II element, a group III element, a group V element, and a group VI element.
- 31. A semiconductor structure comprising a trench capacitor, which itself comprises:
a trench formed in a semiconductor substrate, the trench extending into a region of the substrate comprising germanium; a conductive trench sidewall having a conductivity imparted by dopants disposed therein and defining an outer plate; an insulating layer disposed proximate the outer plate; and a second conductive material disposed in the trench proximate the insulating layer, the second conductive material defining an inner plate.
- 32. The structure of claim 31, wherein the dopants are diffused into the trench sidewall.
- 33. The structure of claim 31, wherein the dopants are implanted into the trench sidewall.
- 34. A semiconductor structure comprising a trench capacitor, which itself comprises:
a trench formed in a semiconductor substrate, the trench extending into a region of the substrate comprising germanium and dopants; a conductive trench sidewall having a conductivity imparted by the dopants disposed in the region of the substrate and defining an outer plate; an insulating layer disposed proximate the outer plate; and a second conductive material disposed in the trench proximate the insulating layer, the second conductive material defining an inner plate.
- 35. The structure of claim 34, wherein the substrate comprises a relaxed layer including germanium and dopants, and the trench extends into the relaxed layer.
- 36. The structure of claim 34, wherein the substrate comprises a strained layer and the trench extends into the strained layer.
RELATED APPLICATIONS
[0001] This application claims the benefit of U.S. Provisional Application 60/311,801 filed Aug. 13, 2001, the entire disclosure of which is hereby incorporated by reference.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60311801 |
Aug 2001 |
US |