| “A novel cell structure for Giga-bit EPROM's and flash memoeris using polysilicon thin film transistors”, S. Koyama, NEC Corporation, 1992.* |
| ‘Programming and erase with floating-body for high density low voltage flash EEPROM fabricated on SOI wafers’, Chi et.al., National Semiconductor Corporation, 1995.* |
| “Design and performance of a new flash EEPROM on SOI (SIMOX) substrates”, Zaleski et.al., 1994.* |
| K. Ohsaki, et al., IEEE Journal of Solid-State Circuits, vol. 29, No. 3, pp. 311 to 316, “A Single Poly EEPROM Cell Structure for use in Standard CMOS Processes”, Mar. 1994. |
| J. Miyamoto, et al., IEEE Journal of Solid-State Circuits, vol. SC-21, No. 5, pp. 852 to 859, “An Experimental 5-V-Only 256-kbit CMOS EEPROM with a High-Performance Single-Polysilicon Cell”, Oct. 1986. |