Number | Date | Country | Kind |
---|---|---|---|
97 10223 | Aug 1997 | FR |
Number | Name | Date | Kind |
---|---|---|---|
4924278 | Logie | May 1990 | A |
5291047 | Iwasa | Mar 1994 | A |
5376572 | Yang et al. | Dec 1994 | A |
5395777 | Yang | Mar 1995 | A |
5501996 | Yang et al. | Mar 1996 | A |
5606521 | Kuo et al. | Feb 1997 | A |
5652448 | Chang et al. | Jul 1997 | A |
5736765 | Oh et al. | Apr 1998 | A |
5777359 | Ra | Jul 1998 | A |
5780893 | Sugaya | Jul 1998 | A |
5801415 | Lee et al. | Sep 1998 | A |
5859454 | Choi et al. | Jan 1999 | A |
5861653 | Hada | Jan 1999 | A |
5925906 | Tanaka | Jul 1999 | A |
5929479 | Oyama | Jul 1999 | A |
5959328 | Krauscheneider et al. | Sep 1999 | A |
5973356 | Noble et al. | Oct 1999 | A |
6017792 | Sharma et al. | Jan 2000 | A |
Number | Date | Country |
---|---|---|
0 682 370 | Nov 1995 | EP |
0 712 163 | May 1996 | EP |
2 726 935 | Dec 1996 | FR |
405067791 | May 1993 | JP |
405121755 | May 1993 | JP |
405129614 | May 1993 | JP |
Entry |
---|
“A novel cell structure for Giga-bit EPROM's and flash memoeris using polysilicon thin film transistors”, S. Koyama, NEC Corporation, 1992.* |
‘Programming and erase with floating-body for high density low voltage flash EEPROM fabricated on SOI wafers’, Chi et.al., National Semiconductor Corporation, 1995.* |
“Design and performance of a new flash EEPROM on SOI (SIMOX) substrates”, Zaleski et.al., 1994.* |
K. Ohsaki, et al., IEEE Journal of Solid-State Circuits, vol. 29, No. 3, pp. 311 to 316, “A Single Poly EEPROM Cell Structure for use in Standard CMOS Processes”, Mar. 1994. |
J. Miyamoto, et al., IEEE Journal of Solid-State Circuits, vol. SC-21, No. 5, pp. 852 to 859, “An Experimental 5-V-Only 256-kbit CMOS EEPROM with a High-Performance Single-Polysilicon Cell”, Oct. 1986. |