M. Bohr, “Interconnect Sealing—The Real Limiter to High Performance ULSI” IEDM Technical Digest, p. 241 (1995). |
P. Pai and C. Ting, “Copper as the Future Interconnection Material,” Proceedings of VMIC Conference (Jun. 12-13, 1989.) pp. 258-264. |
S. Venkatesan, et al., “High Performance 1.8V, 0.20 μm CMOS Technology with Copper Metallization,” IDEM Technical Digest, pp. 31.2.1-31.3.4. |
R. Contolini, et al., “Electrochemical Planarization for Multilevel Metallization,” J. Electrochem Soc., V. 141, No. 9, p. 2503 (1994). |
S. Lopatin, et al., “Characterization of Electrodissolving Copper in Aqueous Acid Solution for Sub-Quarter Micron Interconnect Formation in Low k Materials” Extended Abstract No. 741, 196th Meeting of Electrochemical Soc., (1999). |
E. Zielinski, et al., “Damascene Integration of Copper and Ultra-Low-k Xerogel for High Performance Interconnects.” |
R. Powell, et al., “Raising the IC Speed Limit by the Use of Copper Interconnects.” (2000). |
W. Dresher, “Speeding—up Your Computer in the 21st Century Using Copper ICs” (2000). |
P. Singer, “Tantalum, Copper and Damascene: The Future of Interconnects” Semiconductor International (Jun. 1998). |
A. Wolfe, “Copper upends the Semiconductor Design Landscape” EE Times.com (May 1998). |