Claims
- 1. An integrated circuit comprising:
a die having a circuit area and outer edges; and a guard ring surrounding the circuit area within the outer edges of the die, the guard ring including a projection that extends to at least one of the outer edges of the die to extract heat from the die during operation of the integrated circuit.
- 2. The integrated circuit of claim 1, wherein the circuit area comprises a processor.
- 3. The integrated circuit of claim 2, wherein the processor is at least partially formed from a low-k dielectric material.
- 4. The integrated circuit of claim 1, wherein the guard ring is formed at a distance of about 5 microns from the outer edge.
- 5. The integrated circuit of claim 1, wherein the guard ring includes a plurality of stacked guard ring layers.
- 6. The integrated circuit of claim 5, wherein at least one of the stacked guard ring layers includes the projection that extends to an outer edge of the die.
- 7. The integrated circuit of claim 6, wherein each of the individual guard ring layers includes at least one projection that extends to at least one of the outer edges on the die.
- 8. The integrated circuit of claim 5, wherein the plurality of stacked guard ring layers includes a plurality of metal level guard ring layers and a plurality of via level guard ring layers that are at least partially vertically aligned with the plurality of metal level guard ring layers.
- 9. The integrated circuit of claim 8, wherein each of the plurality of metal level guard ring layers includes a projection that extends out to at least one of the outer edges of the die.
- 10. The integrated circuit of claim 1, wherein the guard ring includes at least one additional projection that extends to one of the outer edges on the die.
- 11. The integrated circuit of claim 10, wherein the guard ring includes enough projections such that at least one projection extends to each outer edge of the die.
- 12. An integrated circuit comprising:
an electronic substrate; a die mounted on the electronic substrate, the die including a circuit area and outer edges; a guard ring encircling the circuit area, the guard ring including a projection that extends to at least one of the outer edges of the die to extract heat from the circuit area; and a clamp connecting the projection on the guard ring to the electronic substrate to extract heat from the guard ring during operation of the integrated circuit.
- 13. The integrated circuit of claim 12, wherein the guard ring includes a plurality of projections extending to the outer edges of the die, and the clamp connects each projection to the electronic substrate.
- 14. The integrated circuit of claim 12, wherein the electronic substrate includes an opening extending through the electronic substrate, the opening being capable of carrying a fluid that extracts heat from the electronic substrate.
- 15. The integrated circuit of claim 14, wherein the electronic substrate is a motherboard.
- 16. A method of cooling an integrated circuit comprising:
forming a die having a circuit area and outer edges; and extracting heat from the circuit area that is generated during operation of the integrated circuit through at least one of the outer edges of the die.
- 17. The method of claim 16, wherein extracting heat from the circuit area includes extracting heat through a guard ring that includes a projection which extends to at least one of the outer edges of the die.
- 18. The method of claim 16, wherein extracting heat from the circuit area includes extracting heat through a plurality of stacked guard ring layers that each include a projection which extends to at least one of the outer edges of the die.
- 19. A computer system comprising:
a die including a processor and outer edges; a guard ring surrounding the processor within the outer edges of the die, the guard ring including a projection that extends to at least one of the outer edges of the die to extract heat from the processor during operation of the computer system; and a display coupled to the processor.
- 20. The computer system of claim 19, wherein the guard ring includes a plurality of stacked guard rings.
- 21. The computer system of claim 19, wherein the guard ring includes at least one additional projection that extends to one of the outer edges on the die.
- 22. A method of fabricating an integrated circuit on a die comprising:
forming a guard ring that encircles a circuit area on the die; and forming a projection on the guard ring that extends to an outer edge of the die.
- 23. The method of claim 22, wherein forming the guard ring includes forming a plurality of metal level guard ring layers on the die and forming a plurality of via level guard ring layers between each of the plurality of vertically aligned metal level guard ring layers.
- 24. The method of claim 23, wherein forming a projection on the guard ring that extends to an outer edge of the die includes forming a projection on each metal level guard ring layer.
- 25. An electronic assembly comprising:
a die; and an electronic substrate mounted to the die to transmit signals between the die and the electronic substrate and extract heat from the die through the electronic substrate during operation of the electronic assembly.
- 26. The electronic assembly of claim 25, wherein the electronic substrate includes an opening extending through the electronic substrate, the opening being capable of carrying a fluid that extracts heat from the electronic substrate.
- 27. The electronic assembly of claim 26, wherein the electronic substrate includes at least one additional opening extending through the electronic substrate, each of the openings being capable of carrying a fluid that extracts heat from the electronic substrate.
- 28. A method of cooling an integrated circuit comprising:
mounting a die to an electronic substrate mounted to the die such that signals are transmitted between the die and the electronic substrate; and extracting heat from the die through the electronic substrate.
- 29. The method of claim 28, wherein extracting heat from the die through the electronic substrate includes delivering fluid through an opening in the electronic substrate to extract heat from the electronic substrate.
- 30. The method of claim 28, wherein extracting heat from the die through the electronic substrate includes extracting heat from the electronic substrate with a heat sink.
CROSS-REFERENCE TO RELATED APPLICATIONS
[0001] This application is a continuation-in-part application of co-pending U.S. patent application Ser. No. 08/660,859, filed Sep. 13, 2000, entitled “An Electronic Assembly and Cooling Thereof” which is assigned to the same assignee as the present application.
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
09660859 |
Sep 2000 |
US |
Child |
10012994 |
Dec 2001 |
US |